all repos — mgba @ 13c95a2aaed3249289f3deef60af76b7a1810780

mGBA Game Boy Advance Emulator

src/arm/isa-arm.c (view raw)

  1#include "isa-arm.h"
  2
  3#include "arm.h"
  4#include "isa-inlines.h"
  5
  6enum {
  7	PSR_USER_MASK = 0xF0000000,
  8	PSR_PRIV_MASK = 0x000000CF,
  9	PSR_STATE_MASK = 0x00000020
 10};
 11
 12// Addressing mode 1
 13static inline void _shiftLSL(struct ARMCore* cpu, uint32_t opcode) {
 14	int rm = opcode & 0x0000000F;
 15	int immediate = (opcode & 0x00000F80) >> 7;
 16	if (!immediate) {
 17		cpu->shifterOperand = cpu->gprs[rm];
 18		cpu->shifterCarryOut = cpu->cpsr.c;
 19	} else {
 20		cpu->shifterOperand = cpu->gprs[rm] << immediate;
 21		cpu->shifterCarryOut = cpu->gprs[rm] & (1 << (32 - immediate));
 22	}
 23}
 24
 25static inline void _shiftLSLR(struct ARMCore* cpu, uint32_t opcode) {
 26	int rm = opcode & 0x0000000F;
 27	ARM_STUB;
 28}
 29
 30static inline void _shiftLSR(struct ARMCore* cpu, uint32_t opcode) {
 31	int rm = opcode & 0x0000000F;
 32	int immediate = (opcode & 0x00000F80) >> 7;
 33	if (immediate) {
 34		cpu->shifterOperand = ((uint32_t) cpu->gprs[rm]) >> immediate;
 35		cpu->shifterCarryOut = cpu->gprs[rm] & (1 << (immediate - 1));
 36	} else {
 37		cpu->shifterOperand = 0;
 38		cpu->shifterCarryOut = cpu->gprs[rm] & 0x80000000;
 39	}
 40}
 41
 42static inline void _shiftLSRR(struct ARMCore* cpu, uint32_t opcode) {
 43	int rm = opcode & 0x0000000F;
 44	ARM_STUB;
 45}
 46
 47static inline void _shiftASR(struct ARMCore* cpu, uint32_t opcode) {
 48	int rm = opcode & 0x0000000F;
 49	int immediate = (opcode & 0x00000F80) >> 7;
 50	if (immediate) {
 51		cpu->shifterOperand = cpu->gprs[rm] >> immediate;
 52		cpu->shifterCarryOut = cpu->gprs[rm] & (1 << (immediate - 1));
 53	} else {
 54		cpu->shifterCarryOut = cpu->gprs[rm] & 0x80000000;
 55		cpu->shifterOperand = cpu->shifterCarryOut >> 31; // Ensure sign extension
 56	}
 57}
 58
 59static inline void _shiftASRR(struct ARMCore* cpu, uint32_t opcode) {
 60	int rm = opcode & 0x0000000F;
 61	ARM_STUB;
 62}
 63
 64static inline void _shiftROR(struct ARMCore* cpu, uint32_t opcode) {
 65	int rm = opcode & 0x0000000F;
 66	int immediate = (opcode & 0x00000F80) >> 7;
 67	ARM_STUB;
 68}
 69
 70static inline void _shiftRORR(struct ARMCore* cpu, uint32_t opcode) {
 71	int rm = opcode & 0x0000000F;
 72	ARM_STUB;
 73}
 74
 75static inline void _immediate(struct ARMCore* cpu, uint32_t opcode) {
 76	int rotate = (opcode & 0x00000F00) >> 7;
 77	int immediate = opcode & 0x000000FF;
 78	if (!rotate) {
 79		cpu->shifterOperand = immediate;
 80		cpu->shifterCarryOut = cpu->cpsr.c;
 81	} else {
 82		cpu->shifterOperand = ARM_ROR(immediate, rotate);
 83		cpu->shifterCarryOut = ARM_SIGN(cpu->shifterOperand);
 84	}
 85}
 86
 87static const ARMInstruction _armTable[0x1000];
 88
 89static ARMInstruction _ARMLoadInstructionARM(struct ARMMemory* memory, uint32_t address, uint32_t* opcodeOut) {
 90	uint32_t opcode = memory->activeRegion[(address & memory->activeMask) >> 2];
 91	*opcodeOut = opcode;
 92	return _armTable[((opcode >> 16) & 0xFF0) | ((opcode >> 4) & 0x00F)];
 93}
 94
 95void ARMStep(struct ARMCore* cpu) {
 96	// TODO
 97	uint32_t opcode;
 98	ARMInstruction instruction = _ARMLoadInstructionARM(cpu->memory, cpu->gprs[ARM_PC] - WORD_SIZE_ARM, &opcode);
 99	cpu->gprs[ARM_PC] += WORD_SIZE_ARM;
100
101	int condition = opcode >> 28;
102	if (condition == 0xE) {
103		instruction(cpu, opcode);
104		return;
105	} else {
106		switch (condition) {
107		case 0x0:
108			if (!ARM_COND_EQ) {
109				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
110				return;
111			}
112			break;
113		case 0x1:
114			if (!ARM_COND_NE) {
115				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
116				return;
117			}
118			break;
119		case 0x2:
120			if (!ARM_COND_CS) {
121				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
122				return;
123			}
124			break;
125		case 0x3:
126			if (!ARM_COND_CC) {
127				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
128				return;
129			}
130			break;
131		case 0x4:
132			if (!ARM_COND_MI) {
133				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
134				return;
135			}
136			break;
137		case 0x5:
138			if (!ARM_COND_PL) {
139				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
140				return;
141			}
142			break;
143		case 0x6:
144			if (!ARM_COND_VS) {
145				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
146				return;
147			}
148			break;
149		case 0x7:
150			if (!ARM_COND_VC) {
151				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
152				return;
153			}
154			break;
155		case 0x8:
156			if (!ARM_COND_HI) {
157				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
158				return;
159			}
160			break;
161		case 0x9:
162			if (!ARM_COND_LS) {
163				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
164				return;
165			}
166			break;
167		case 0xA:
168			if (!ARM_COND_GE) {
169				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
170				return;
171			}
172			break;
173		case 0xB:
174			if (!ARM_COND_LT) {
175				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
176				return;
177			}
178			break;
179		case 0xC:
180			if (!ARM_COND_GT) {
181				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
182				return;
183			}
184			break;
185		case 0xD:
186			if (!ARM_COND_GE) {
187				cpu->cycles += 1 + cpu->memory->activePrefetchCycles32;
188				return;
189			}
190			break;
191		default:
192			break;
193		}
194	}
195	instruction(cpu, opcode);
196}
197
198// Instruction definitions
199// Beware pre-processor antics
200
201#define ARM_ADDITION_S(M, N, D) \
202	if (rd == ARM_PC && _ARMModeHasSPSR(cpu->cpsr.priv)) { \
203		cpu->cpsr = cpu->spsr; \
204		_ARMReadCPSR(cpu); \
205	} else { \
206		cpu->cpsr.n = ARM_SIGN(D); \
207		cpu->cpsr.z = !(D); \
208		cpu->cpsr.c = ARM_CARRY_FROM(M, N, D); \
209		cpu->cpsr.v = ARM_V_ADDITION(M, N, D); \
210	}
211
212#define ARM_SUBTRACTION_S(M, N, D) \
213	if (rd == ARM_PC && _ARMModeHasSPSR(cpu->cpsr.priv)) { \
214		cpu->cpsr = cpu->spsr; \
215		_ARMReadCPSR(cpu); \
216	} else { \
217		cpu->cpsr.n = ARM_SIGN(D); \
218		cpu->cpsr.z = !(D); \
219		cpu->cpsr.c = ARM_BORROW_FROM(M, N, D); \
220		cpu->cpsr.v = ARM_V_SUBTRACTION(M, N, D); \
221	}
222
223#define ARM_NEUTRAL_S(M, N, D) \
224	if (rd == ARM_PC && _ARMModeHasSPSR(cpu->cpsr.priv)) { \
225		cpu->cpsr = cpu->spsr; \
226		_ARMReadCPSR(cpu); \
227	} else { \
228		cpu->cpsr.n = ARM_SIGN(D); \
229		cpu->cpsr.z = !(D); \
230		cpu->cpsr.c = cpu->shifterCarryOut; \
231	}
232
233#define ARM_NEUTRAL_HI_S(DLO, DHI) \
234	cpu->cpsr.n = ARM_SIGN(DHI); \
235	cpu->cpsr.z = !((DHI) | (DLO));
236
237#define ADDR_MODE_2_I_TEST (opcode & 0x00000F80)
238#define ADDR_MODE_2_I ((opcode & 0x00000F80) >> 7)
239#define ADDR_MODE_2_ADDRESS (address)
240#define ADDR_MODE_2_RN (cpu->gprs[rn])
241#define ADDR_MODE_2_RM (cpu->gprs[rm])
242#define ADDR_MODE_2_IMMEDIATE (opcode & 0x00000FFF)
243#define ADDR_MODE_2_INDEX(U_OP, M) (cpu->gprs[rn] U_OP M)
244#define ADDR_MODE_2_WRITEBACK(ADDR) (cpu->gprs[rn] = ADDR)
245#define ADDR_MODE_2_LSL (cpu->gprs[rm] << ADDR_MODE_2_I)
246#define ADDR_MODE_2_LSR (ADDR_MODE_2_I_TEST ? ((uint32_t) cpu->gprs[rm]) >> ADDR_MODE_2_I : 0)
247#define ADDR_MODE_2_ASR (ADDR_MODE_2_I_TEST ? ((int32_t) cpu->gprs[rm]) >> ADDR_MODE_2_I : ((int32_t) cpu->gprs[rm]) >> 31)
248#define ADDR_MODE_2_ROR (ADDR_MODE_2_I_TEST ? ARM_ROR(cpu->gprs[rm], ADDR_MODE_2_I) : (cpu->cpsr.c << 31) | (((uint32_t) cpu->gprs[rm]) >> 1))
249
250#define ADDR_MODE_3_ADDRESS ADDR_MODE_2_ADDRESS
251#define ADDR_MODE_3_RN ADDR_MODE_2_RN
252#define ADDR_MODE_3_RM ADDR_MODE_2_RM
253#define ADDR_MODE_3_IMMEDIATE (((opcode & 0x00000F00) >> 4) | (opcode & 0x0000000F))
254#define ADDR_MODE_3_INDEX(U_OP, M) ADDR_MODE_2_INDEX(U_OP, M)
255#define ADDR_MODE_3_WRITEBACK(ADDR) ADDR_MODE_2_WRITEBACK(ADDR)
256
257#define ARM_LOAD_POST_BODY \
258	if (rd == ARM_PC) { \
259		ARM_WRITE_PC; \
260	}
261
262#define DEFINE_INSTRUCTION_ARM(NAME, BODY) \
263	static void _ARMInstruction ## NAME (struct ARMCore* cpu, uint32_t opcode) { \
264		BODY; \
265		cpu->cycles += 1 + cpu->memory->activePrefetchCycles32; \
266	}
267
268#define DEFINE_ALU_INSTRUCTION_EX_ARM(NAME, S_BODY, SHIFTER, BODY, POST_BODY) \
269	DEFINE_INSTRUCTION_ARM(NAME, \
270		int rd = (opcode >> 12) & 0xF; \
271		int rn = (opcode >> 16) & 0xF; \
272		UNUSED(rn); \
273		SHIFTER(cpu, opcode); \
274		BODY; \
275		S_BODY; \
276		POST_BODY; \
277		if (rd == ARM_PC) { \
278			if (cpu->executionMode == MODE_ARM) { \
279				ARM_WRITE_PC; \
280			} else { \
281				THUMB_WRITE_PC; \
282			} \
283		})
284
285#define DEFINE_ALU_INSTRUCTION_ARM(NAME, S_BODY, BODY, POST_BODY) \
286	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSL, , _shiftLSL, BODY, POST_BODY) \
287	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_LSL, S_BODY, _shiftLSL, BODY, POST_BODY) \
288	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSLR, , _shiftLSLR, BODY, POST_BODY) \
289	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_LSLR, S_BODY, _shiftLSLR, BODY, POST_BODY) \
290	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSR, , _shiftLSR, BODY, POST_BODY) \
291	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_LSR, S_BODY, _shiftLSR, BODY, POST_BODY) \
292	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSRR, , _shiftLSRR, BODY, POST_BODY) \
293	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_LSRR, S_BODY, _shiftLSRR, BODY, POST_BODY) \
294	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _ASR, , _shiftASR, BODY, POST_BODY) \
295	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_ASR, S_BODY, _shiftASR, BODY, POST_BODY) \
296	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _ASRR, , _shiftASRR, BODY, POST_BODY) \
297	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_ASRR, S_BODY, _shiftASRR, BODY, POST_BODY) \
298	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _ROR, , _shiftROR, BODY, POST_BODY) \
299	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_ROR, S_BODY, _shiftROR, BODY, POST_BODY) \
300	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _RORR, , _shiftRORR, BODY, POST_BODY) \
301	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## S_RORR, S_BODY, _shiftRORR, BODY, POST_BODY) \
302	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## I, , _immediate, BODY, POST_BODY) \
303	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## SI, S_BODY, _immediate, BODY, POST_BODY)
304
305#define DEFINE_ALU_INSTRUCTION_S_ONLY_ARM(NAME, S_BODY, BODY, POST_BODY) \
306	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSL, S_BODY, _shiftLSL, BODY, POST_BODY) \
307	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSLR, S_BODY, _shiftLSLR, BODY, POST_BODY) \
308	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSR, S_BODY, _shiftLSR, BODY, POST_BODY) \
309	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _LSRR, S_BODY, _shiftLSRR, BODY, POST_BODY) \
310	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _ASR, S_BODY, _shiftASR, BODY, POST_BODY) \
311	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _ASRR, S_BODY, _shiftASRR, BODY, POST_BODY) \
312	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _ROR, S_BODY, _shiftROR, BODY, POST_BODY) \
313	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## _RORR, S_BODY, _shiftRORR, BODY, POST_BODY) \
314	DEFINE_ALU_INSTRUCTION_EX_ARM(NAME ## I, S_BODY, _immediate, BODY, POST_BODY)
315
316#define DEFINE_MULTIPLY_INSTRUCTION_EX_ARM(NAME, BODY, S_BODY) \
317	DEFINE_INSTRUCTION_ARM(NAME, \
318		int rd = (opcode >> 12) & 0xF; \
319		int rdHi = (opcode >> 16) & 0xF; \
320		int rs = (opcode >> 8) & 0xF; \
321		int rm = opcode & 0xF; \
322		UNUSED(rdHi); \
323		BODY; \
324		S_BODY; \
325		if (rd == ARM_PC) { \
326			ARM_WRITE_PC; \
327		})
328
329#define DEFINE_MULTIPLY_INSTRUCTION_ARM(NAME, BODY, S_BODY) \
330	DEFINE_MULTIPLY_INSTRUCTION_EX_ARM(NAME, BODY, ) \
331	DEFINE_MULTIPLY_INSTRUCTION_EX_ARM(NAME ## S, BODY, S_BODY)
332
333#define DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME, ADDRESS, WRITEBACK, BODY) \
334	DEFINE_INSTRUCTION_ARM(NAME, \
335		uint32_t address; \
336		int rn = (opcode >> 16) & 0xF; \
337		int rd = (opcode >> 12) & 0xF; \
338		int rm = opcode & 0xF; \
339		UNUSED(rm); \
340		address = ADDRESS; \
341		BODY; \
342		WRITEBACK;)
343
344#define DEFINE_LOAD_STORE_INSTRUCTION_SHIFTER_ARM(NAME, SHIFTER, BODY) \
345	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME, SHIFTER, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(-, ADDR_MODE_2_RM)), BODY) \
346	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## U, SHIFTER, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(+, ADDR_MODE_2_RM)), BODY) \
347	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## P, ADDR_MODE_2_INDEX(-, SHIFTER), , BODY) \
348	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## PW, ADDR_MODE_2_INDEX(-, SHIFTER), ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_ADDRESS), BODY) \
349	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## PU, ADDR_MODE_2_INDEX(+, SHIFTER), , BODY) \
350	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## PUW, ADDR_MODE_2_INDEX(+, SHIFTER), ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_ADDRESS), BODY)
351
352#define DEFINE_LOAD_STORE_INSTRUCTION_ARM(NAME, BODY) \
353	DEFINE_LOAD_STORE_INSTRUCTION_SHIFTER_ARM(NAME ## _LSL_, ADDR_MODE_2_LSL, BODY) \
354	DEFINE_LOAD_STORE_INSTRUCTION_SHIFTER_ARM(NAME ## _LSR_, ADDR_MODE_2_LSR, BODY) \
355	DEFINE_LOAD_STORE_INSTRUCTION_SHIFTER_ARM(NAME ## _ASR_, ADDR_MODE_2_ASR, BODY) \
356	DEFINE_LOAD_STORE_INSTRUCTION_SHIFTER_ARM(NAME ## _ROR_, ADDR_MODE_2_ROR, BODY) \
357	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## I, ADDR_MODE_2_RN, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(-, ADDR_MODE_2_IMMEDIATE)), BODY) \
358	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IU, ADDR_MODE_2_RN, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(+, ADDR_MODE_2_IMMEDIATE)), BODY) \
359	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IP, ADDR_MODE_2_INDEX(-, ADDR_MODE_2_IMMEDIATE), , BODY) \
360	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IPW, ADDR_MODE_2_INDEX(-, ADDR_MODE_2_IMMEDIATE), ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_ADDRESS), BODY) \
361	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IPU, ADDR_MODE_2_INDEX(+, ADDR_MODE_2_IMMEDIATE), , BODY) \
362	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IPUW, ADDR_MODE_2_INDEX(+, ADDR_MODE_2_IMMEDIATE), ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_ADDRESS), BODY) \
363
364#define DEFINE_LOAD_STORE_MODE_3_INSTRUCTION_ARM(NAME, BODY) \
365	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME, ADDR_MODE_3_RN, ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_INDEX(-, ADDR_MODE_3_RM)), BODY) \
366	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## U, ADDR_MODE_3_RN, ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_INDEX(+, ADDR_MODE_3_RM)), BODY) \
367	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## P, ADDR_MODE_3_INDEX(-, ADDR_MODE_3_RM), , BODY) \
368	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## PW, ADDR_MODE_3_INDEX(-, ADDR_MODE_3_RM), ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_ADDRESS), BODY) \
369	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## PU, ADDR_MODE_3_INDEX(+, ADDR_MODE_3_RM), , BODY) \
370	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## PUW, ADDR_MODE_3_INDEX(+, ADDR_MODE_3_RM), ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_ADDRESS), BODY) \
371	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## I, ADDR_MODE_3_RN, ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_INDEX(-, ADDR_MODE_3_IMMEDIATE)), BODY) \
372	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IU, ADDR_MODE_3_RN, ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_INDEX(+, ADDR_MODE_3_IMMEDIATE)), BODY) \
373	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IP, ADDR_MODE_3_INDEX(-, ADDR_MODE_3_IMMEDIATE), , BODY) \
374	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IPW, ADDR_MODE_3_INDEX(-, ADDR_MODE_3_IMMEDIATE), ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_ADDRESS), BODY) \
375	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IPU, ADDR_MODE_3_INDEX(+, ADDR_MODE_3_IMMEDIATE), , BODY) \
376	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IPUW, ADDR_MODE_3_INDEX(+, ADDR_MODE_3_IMMEDIATE), ADDR_MODE_3_WRITEBACK(ADDR_MODE_3_ADDRESS), BODY) \
377
378#define DEFINE_LOAD_STORE_T_INSTRUCTION_SHIFTER_ARM(NAME, SHIFTER, BODY) \
379	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME, SHIFTER, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(-, ADDR_MODE_2_RM)), BODY) \
380	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## U, SHIFTER, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(+, ADDR_MODE_2_RM)), BODY) \
381
382#define DEFINE_LOAD_STORE_T_INSTRUCTION_ARM(NAME, BODY) \
383	DEFINE_LOAD_STORE_T_INSTRUCTION_SHIFTER_ARM(NAME ## _LSL_, ADDR_MODE_2_LSL, BODY) \
384	DEFINE_LOAD_STORE_T_INSTRUCTION_SHIFTER_ARM(NAME ## _LSR_, ADDR_MODE_2_LSR, BODY) \
385	DEFINE_LOAD_STORE_T_INSTRUCTION_SHIFTER_ARM(NAME ## _ASR_, ADDR_MODE_2_ASR, BODY) \
386	DEFINE_LOAD_STORE_T_INSTRUCTION_SHIFTER_ARM(NAME ## _ROR_, ADDR_MODE_2_ROR, BODY) \
387	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## I, ADDR_MODE_2_RN, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(-, ADDR_MODE_2_IMMEDIATE)), BODY) \
388	DEFINE_LOAD_STORE_INSTRUCTION_EX_ARM(NAME ## IU, ADDR_MODE_2_RN, ADDR_MODE_2_WRITEBACK(ADDR_MODE_2_INDEX(+, ADDR_MODE_2_IMMEDIATE)), BODY) \
389
390#define ARM_MS_PRE \
391	enum PrivilegeMode privilegeMode = cpu->privilegeMode; \
392	ARMSetPrivilegeMode(cpu, MODE_SYSTEM);
393
394#define ARM_MS_POST ARMSetPrivilegeMode(cpu, privilegeMode);
395
396#define ADDR_MODE_4_DA uint32_t addr = cpu->gprs[rn]
397#define ADDR_MODE_4_IA uint32_t addr = cpu->gprs[rn]
398#define ADDR_MODE_4_DB uint32_t addr = cpu->gprs[rn] - 4
399#define ADDR_MODE_4_IB uint32_t addr = cpu->gprs[rn] + 4
400#define ADDR_MODE_4_DAW cpu->gprs[rn] = addr
401#define ADDR_MODE_4_IAW cpu->gprs[rn] = addr
402#define ADDR_MODE_4_DBW cpu->gprs[rn] = addr + 4
403#define ADDR_MODE_4_IBW cpu->gprs[rn] = addr - 4
404
405#define ARM_M_INCREMENT(BODY) \
406	for (m = rs, i = 0; m; m >>= 1, ++i) { \
407		if (m & 1) { \
408			BODY; \
409			addr += 4; \
410		} \
411	}
412
413#define ARM_M_DECREMENT(BODY) \
414	for (m = 0x8000, i = 15; m; m >>= 1, --i) { \
415		if (rs & m) { \
416			BODY; \
417			addr -= 4; \
418		} \
419	}
420
421#define DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME, ADDRESS, WRITEBACK, LOOP, S_PRE, S_POST, BODY, POST_BODY) \
422	DEFINE_INSTRUCTION_ARM(NAME, \
423		int rn = (opcode >> 16) & 0xF; \
424		int rs = opcode & 0x0000FFFF; \
425		int m; \
426		int i; \
427		ADDRESS; \
428		S_PRE; \
429		LOOP(BODY); \
430		S_POST; \
431		WRITEBACK; \
432		POST_BODY;)
433
434
435#define DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_ARM(NAME, BODY, POST_BODY) \
436	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## DA,   ADDR_MODE_4_DA,                , ARM_M_DECREMENT, , , BODY, POST_BODY) \
437	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## DAW,  ADDR_MODE_4_DA, ADDR_MODE_4_DAW, ARM_M_DECREMENT, , , BODY, POST_BODY) \
438	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## DB,   ADDR_MODE_4_DB,                , ARM_M_DECREMENT, , , BODY, POST_BODY) \
439	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## DBW,  ADDR_MODE_4_DB, ADDR_MODE_4_DBW, ARM_M_DECREMENT, , , BODY, POST_BODY) \
440	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## IA,   ADDR_MODE_4_IA,                , ARM_M_INCREMENT, , , BODY, POST_BODY) \
441	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## IAW,  ADDR_MODE_4_IA, ADDR_MODE_4_IAW, ARM_M_INCREMENT, , , BODY, POST_BODY) \
442	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## IB,   ADDR_MODE_4_IB,                , ARM_M_INCREMENT, , , BODY, POST_BODY) \
443	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## IBW,  ADDR_MODE_4_IB, ADDR_MODE_4_IBW, ARM_M_INCREMENT, , , BODY, POST_BODY) \
444	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SDA,  ADDR_MODE_4_DA,                , ARM_M_DECREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY) \
445	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SDAW, ADDR_MODE_4_DA, ADDR_MODE_4_DAW, ARM_M_DECREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY) \
446	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SDB,  ADDR_MODE_4_DB,                , ARM_M_DECREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY) \
447	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SDBW, ADDR_MODE_4_DB, ADDR_MODE_4_DBW, ARM_M_DECREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY) \
448	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SIA,  ADDR_MODE_4_IA,                , ARM_M_INCREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY) \
449	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SIAW, ADDR_MODE_4_IA, ADDR_MODE_4_IAW, ARM_M_INCREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY) \
450	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SIB,  ADDR_MODE_4_IB,                , ARM_M_INCREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY) \
451	DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_EX_ARM(NAME ## SIBW, ADDR_MODE_4_IB, ADDR_MODE_4_IBW, ARM_M_INCREMENT, ARM_MS_PRE, ARM_MS_POST, BODY, POST_BODY)
452
453// Begin ALU definitions
454
455DEFINE_ALU_INSTRUCTION_ARM(ADD, ARM_ADDITION_S(cpu->gprs[rn], cpu->shifterOperand, cpu->gprs[rd]),
456	cpu->gprs[rd] = cpu->gprs[rn] + cpu->shifterOperand;, )
457
458DEFINE_ALU_INSTRUCTION_ARM(ADC, ARM_ADDITION_S(cpu->gprs[rn], shifterOperand, cpu->gprs[rd]),
459	int32_t shifterOperand = cpu->shifterOperand + cpu->cpsr.c;
460	cpu->gprs[rd] = cpu->gprs[rn] + shifterOperand;, )
461
462DEFINE_ALU_INSTRUCTION_ARM(AND, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, cpu->gprs[rd]),
463	cpu->gprs[rd] = cpu->gprs[rn] & cpu->shifterOperand;, )
464
465DEFINE_ALU_INSTRUCTION_ARM(BIC, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, cpu->gprs[rd]),
466	cpu->gprs[rd] = cpu->gprs[rn] & ~cpu->shifterOperand;, )
467
468DEFINE_ALU_INSTRUCTION_S_ONLY_ARM(CMN, ARM_ADDITION_S(cpu->gprs[rn], cpu->shifterOperand, aluOut),
469	int32_t aluOut = cpu->gprs[rn] + cpu->shifterOperand;, )
470
471DEFINE_ALU_INSTRUCTION_S_ONLY_ARM(CMP, ARM_SUBTRACTION_S(cpu->gprs[rn], cpu->shifterOperand, aluOut),
472	int32_t aluOut = cpu->gprs[rn] - cpu->shifterOperand;, )
473
474DEFINE_ALU_INSTRUCTION_ARM(EOR, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, cpu->gprs[rd]),
475	cpu->gprs[rd] = cpu->gprs[rn] ^ cpu->shifterOperand;, )
476
477DEFINE_ALU_INSTRUCTION_ARM(MOV, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, cpu->gprs[rd]),
478	cpu->gprs[rd] = cpu->shifterOperand;, )
479
480DEFINE_ALU_INSTRUCTION_ARM(MVN, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, cpu->gprs[rd]),
481	cpu->gprs[rd] = ~cpu->shifterOperand;, )
482
483DEFINE_ALU_INSTRUCTION_ARM(ORR, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, cpu->gprs[rd]),
484	cpu->gprs[rd] = cpu->gprs[rn] | cpu->shifterOperand;, )
485
486DEFINE_ALU_INSTRUCTION_ARM(RSB, ARM_SUBTRACTION_S(cpu->shifterOperand, cpu->gprs[rn], d),
487	int32_t d = cpu->shifterOperand - cpu->gprs[rn];, cpu->gprs[rd] = d)
488
489DEFINE_ALU_INSTRUCTION_ARM(RSC, ARM_SUBTRACTION_S(cpu->shifterOperand, n, d),
490	int32_t n = cpu->gprs[rn] + !cpu->cpsr.c;
491	int32_t d = cpu->shifterOperand - n;, cpu->gprs[rd] = d)
492
493DEFINE_ALU_INSTRUCTION_ARM(SBC, ARM_SUBTRACTION_S(cpu->gprs[rn], shifterOperand, d),
494	int32_t shifterOperand = cpu->shifterOperand + !cpu->cpsr.c;
495	int32_t d = cpu->gprs[rn] - shifterOperand;, cpu->gprs[rd] = d)
496
497DEFINE_ALU_INSTRUCTION_ARM(SUB, ARM_SUBTRACTION_S(cpu->gprs[rn], cpu->shifterOperand, d),
498	int32_t d = cpu->gprs[rn] - cpu->shifterOperand;, cpu->gprs[rd] = d)
499
500DEFINE_ALU_INSTRUCTION_S_ONLY_ARM(TEQ, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, aluOut),
501	int32_t aluOut = cpu->gprs[rn] ^ cpu->shifterOperand;, )
502
503DEFINE_ALU_INSTRUCTION_S_ONLY_ARM(TST, ARM_NEUTRAL_S(cpu->gprs[rn], cpu->shifterOperand, aluOut),
504	int32_t aluOut = cpu->gprs[rn] & cpu->shifterOperand;, )
505
506// End ALU definitions
507
508// Begin multiply definitions
509
510DEFINE_MULTIPLY_INSTRUCTION_ARM(MLA, cpu->gprs[rdHi] = cpu->gprs[rm] * cpu->gprs[rs] + cpu->gprs[rd], ARM_NEUTRAL_S(, , cpu->gprs[rdHi]))
511DEFINE_MULTIPLY_INSTRUCTION_ARM(MUL, cpu->gprs[rd] = cpu->gprs[rm] * cpu->gprs[rs], ARM_NEUTRAL_S(cpu->gprs[rm], cpu->gprs[rs], cpu->gprs[rd]))
512DEFINE_INSTRUCTION_ARM(SMLAL, ARM_STUB)
513DEFINE_INSTRUCTION_ARM(SMLALS, ARM_STUB)
514DEFINE_INSTRUCTION_ARM(SMULL, ARM_STUB)
515DEFINE_INSTRUCTION_ARM(SMULLS, ARM_STUB)
516DEFINE_INSTRUCTION_ARM(UMLAL, ARM_STUB)
517DEFINE_INSTRUCTION_ARM(UMLALS, ARM_STUB)
518DEFINE_MULTIPLY_INSTRUCTION_ARM(UMULL,
519	uint64_t d = ((uint64_t) cpu->gprs[rm]) * ((uint64_t) cpu->gprs[rs]);
520	cpu->gprs[rd] = d;
521	cpu->gprs[rdHi] = d >> 32;,
522	ARM_NEUTRAL_HI_S(cpu->gprs[rd], cpu->gprs[rdHi]))
523
524// End multiply definitions
525
526// Begin load/store definitions
527
528DEFINE_LOAD_STORE_INSTRUCTION_ARM(LDR, cpu->gprs[rd] = cpu->memory->load32(cpu->memory, address); ARM_LOAD_POST_BODY;)
529DEFINE_LOAD_STORE_INSTRUCTION_ARM(LDRB, cpu->gprs[rd] = cpu->memory->loadU8(cpu->memory, address); ARM_LOAD_POST_BODY;)
530DEFINE_LOAD_STORE_MODE_3_INSTRUCTION_ARM(LDRH, cpu->gprs[rd] = cpu->memory->loadU16(cpu->memory, address); ARM_LOAD_POST_BODY;)
531DEFINE_LOAD_STORE_MODE_3_INSTRUCTION_ARM(LDRSB, cpu->gprs[rd] = cpu->memory->load8(cpu->memory, address); ARM_LOAD_POST_BODY;)
532DEFINE_LOAD_STORE_MODE_3_INSTRUCTION_ARM(LDRSH, cpu->gprs[rd] = cpu->memory->load16(cpu->memory, address); ARM_LOAD_POST_BODY;)
533DEFINE_LOAD_STORE_INSTRUCTION_ARM(STR, cpu->memory->store32(cpu->memory, address, cpu->gprs[rd]))
534DEFINE_LOAD_STORE_INSTRUCTION_ARM(STRB, cpu->memory->store8(cpu->memory, address, cpu->gprs[rd]))
535DEFINE_LOAD_STORE_MODE_3_INSTRUCTION_ARM(STRH, cpu->memory->store16(cpu->memory, address, cpu->gprs[rd]))
536
537DEFINE_LOAD_STORE_T_INSTRUCTION_ARM(LDRBT,
538	enum PrivilegeMode priv = cpu->privilegeMode;
539	ARMSetPrivilegeMode(cpu, MODE_USER);
540	cpu->gprs[rd] = cpu->memory->loadU8(cpu->memory, address);
541	ARMSetPrivilegeMode(cpu, priv);
542	ARM_LOAD_POST_BODY;)
543
544DEFINE_LOAD_STORE_T_INSTRUCTION_ARM(LDRT,
545	enum PrivilegeMode priv = cpu->privilegeMode;
546	ARMSetPrivilegeMode(cpu, MODE_USER);
547	cpu->gprs[rd] = cpu->memory->load32(cpu->memory, address);
548	ARMSetPrivilegeMode(cpu, priv);
549	ARM_LOAD_POST_BODY;)
550
551DEFINE_LOAD_STORE_T_INSTRUCTION_ARM(STRBT,
552	enum PrivilegeMode priv = cpu->privilegeMode;
553	ARMSetPrivilegeMode(cpu, MODE_USER);
554	cpu->memory->store32(cpu->memory, address, cpu->gprs[rd]);
555	ARMSetPrivilegeMode(cpu, priv);)
556
557DEFINE_LOAD_STORE_T_INSTRUCTION_ARM(STRT,
558	enum PrivilegeMode priv = cpu->privilegeMode;
559	ARMSetPrivilegeMode(cpu, MODE_USER);
560	cpu->memory->store8(cpu->memory, address, cpu->gprs[rd]);
561	ARMSetPrivilegeMode(cpu, priv);)
562
563DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_ARM(LDM,
564	cpu->gprs[i] = cpu->memory->load32(cpu->memory, addr);,
565	if (rs & 0x8000) {
566		ARM_WRITE_PC;
567	})
568
569DEFINE_LOAD_STORE_MULTIPLE_INSTRUCTION_ARM(STM, cpu->memory->store32(cpu->memory, addr, cpu->gprs[i]);, )
570
571DEFINE_INSTRUCTION_ARM(SWP, ARM_STUB)
572DEFINE_INSTRUCTION_ARM(SWPB, ARM_STUB)
573
574// End load/store definitions
575
576// Begin branch definitions
577
578DEFINE_INSTRUCTION_ARM(B,
579	int32_t offset = opcode << 8;
580	offset >>= 6;
581	cpu->gprs[ARM_PC] += offset;
582	ARM_WRITE_PC;)
583
584DEFINE_INSTRUCTION_ARM(BL, ARM_STUB)
585DEFINE_INSTRUCTION_ARM(BX,
586	int rm = opcode & 0x0000000F;
587	_ARMSetMode(cpu, cpu->gprs[rm] & 0x00000001);
588	cpu->gprs[ARM_PC] = cpu->gprs[rm] & 0xFFFFFFFE;
589	if (cpu->executionMode == MODE_THUMB) {
590		THUMB_WRITE_PC;
591	} else {
592		ARM_WRITE_PC;
593	})
594
595// End branch definitions
596
597// Begin miscellaneous definitions
598
599DEFINE_INSTRUCTION_ARM(BKPT, ARM_STUB) // Not strictly in ARMv4T, but here for convenience
600DEFINE_INSTRUCTION_ARM(ILL, ARM_STUB) // Illegal opcode
601
602DEFINE_INSTRUCTION_ARM(MSR,
603	int c = opcode & 0x00010000;
604	int f = opcode & 0x00080000;
605	int32_t operand = cpu->gprs[opcode & 0x0000000F];
606	int32_t mask = (c ? 0x000000FF : 0) | (f ? 0xFF000000 : 0);
607	if (mask & PSR_USER_MASK) {
608		cpu->cpsr.packed = (cpu->cpsr.packed & ~PSR_USER_MASK) | (operand & PSR_USER_MASK);
609	}
610	if (cpu->privilegeMode != MODE_USER && (mask & PSR_PRIV_MASK)) {
611		ARMSetPrivilegeMode(cpu, (enum PrivilegeMode) ((operand & 0x0000000F) | 0x00000010));
612		cpu->cpsr.packed = (cpu->cpsr.packed & ~PSR_PRIV_MASK) | (operand & PSR_PRIV_MASK);
613	})
614
615DEFINE_INSTRUCTION_ARM(MSRR,
616	int c = opcode & 0x00010000;
617	int f = opcode & 0x00080000;
618	int32_t operand = cpu->gprs[opcode & 0x0000000F];
619	int32_t mask = (c ? 0x000000FF : 0) | (f ? 0xFF000000 : 0);
620	mask &= PSR_USER_MASK | PSR_PRIV_MASK | PSR_STATE_MASK;
621	cpu->spsr.packed = (cpu->spsr.packed & ~mask) | (operand & mask);)
622
623DEFINE_INSTRUCTION_ARM(MRS, \
624	int rd = (opcode >> 12) & 0xF; \
625	cpu->gprs[rd] = cpu->cpsr.packed;)
626
627DEFINE_INSTRUCTION_ARM(MRSR, \
628	int rd = (opcode >> 12) & 0xF; \
629	cpu->gprs[rd] = cpu->spsr.packed;)
630
631DEFINE_INSTRUCTION_ARM(MSRI,
632	int c = opcode & 0x00010000;
633	int f = opcode & 0x00080000;
634	int rotate = (opcode & 0x00000F00) >> 8;
635	int32_t operand = ARM_ROR(opcode & 0x000000FF, rotate);
636	int32_t mask = (c ? 0x000000FF : 0) | (f ? 0xFF000000 : 0);
637	if (mask & PSR_USER_MASK) {
638		cpu->cpsr.packed = (cpu->cpsr.packed & ~PSR_USER_MASK) | (operand & PSR_USER_MASK);
639	}
640	if (cpu->privilegeMode != MODE_USER && (mask & PSR_PRIV_MASK)) {
641		ARMSetPrivilegeMode(cpu, (enum PrivilegeMode) ((operand & 0x0000000F) | 0x00000010));
642		cpu->cpsr.packed = (cpu->cpsr.packed & ~PSR_PRIV_MASK) | (operand & PSR_PRIV_MASK);
643	})
644
645DEFINE_INSTRUCTION_ARM(MSRRI,
646	int c = opcode & 0x00010000;
647	int f = opcode & 0x00080000;
648	int rotate = (opcode & 0x00000F00) >> 8;
649	int32_t operand = ARM_ROR(opcode & 0x000000FF, rotate);
650	int32_t mask = (c ? 0x000000FF : 0) | (f ? 0xFF000000 : 0);
651	mask &= PSR_USER_MASK | PSR_PRIV_MASK | PSR_STATE_MASK;
652	cpu->spsr.packed = (cpu->spsr.packed & ~mask) | (operand & mask);)
653
654DEFINE_INSTRUCTION_ARM(SWI, ARM_STUB)
655
656#define DECLARE_INSTRUCTION_ARM(EMITTER, NAME) \
657	EMITTER ## NAME
658
659#define DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ALU) \
660	DO_8(DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## I)), \
661	DO_8(DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## I))
662
663#define DECLARE_ARM_ALU_BLOCK(EMITTER, ALU, EX1, EX2, EX3, EX4) \
664	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _LSL), \
665	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _LSLR), \
666	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _LSR), \
667	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _LSRR), \
668	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _ASR), \
669	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _ASRR), \
670	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _ROR), \
671	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _RORR), \
672	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _LSL), \
673	DECLARE_INSTRUCTION_ARM(EMITTER, EX1), \
674	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _LSR), \
675	DECLARE_INSTRUCTION_ARM(EMITTER, EX2), \
676	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _ASR), \
677	DECLARE_INSTRUCTION_ARM(EMITTER, EX3), \
678	DECLARE_INSTRUCTION_ARM(EMITTER, ALU ## _ROR), \
679	DECLARE_INSTRUCTION_ARM(EMITTER, EX4)
680
681#define DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, NAME, P, U, W) \
682	DO_8(DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## I ## P ## U ## W)), \
683	DO_8(DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## I ## P ## U ## W))
684
685#define DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, NAME, P, U, W) \
686	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _LSL_ ## P ## U ## W), \
687	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
688	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _LSR_ ## P ## U ## W), \
689	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
690	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _ASR_ ## P ## U ## W), \
691	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
692	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _ROR_ ## P ## U ## W), \
693	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
694	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _LSL_ ## P ## U ## W), \
695	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
696	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _LSR_ ## P ## U ## W), \
697	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
698	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _ASR_ ## P ## U ## W), \
699	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
700	DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## _ROR_ ## P ## U ## W), \
701	DECLARE_INSTRUCTION_ARM(EMITTER, ILL)
702
703#define DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, NAME, MODE, W) \
704	DO_8(DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## MODE ## W)), \
705	DO_8(DECLARE_INSTRUCTION_ARM(EMITTER, NAME ## MODE ## W))
706
707#define DECLARE_ARM_BRANCH_BLOCK(EMITTER, NAME) \
708	DO_256(DECLARE_INSTRUCTION_ARM(EMITTER, NAME))
709
710// TODO: Support coprocessors
711#define DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, NAME, P, U, W, N) \
712	DO_8(0), \
713	DO_8(0)
714
715#define DECLARE_ARM_COPROCESSOR_BLOCK(EMITTER, NAME1, NAME2) \
716	DO_8(DO_8(DO_INTERLACE(0, 0))), \
717	DO_8(DO_8(DO_INTERLACE(0, 0)))
718
719#define DECLARE_ARM_SWI_BLOCK(EMITTER) \
720	DO_256(DECLARE_INSTRUCTION_ARM(EMITTER, SWI))
721
722#define DECLARE_ARM_EMITTER_BLOCK(EMITTER) \
723	DECLARE_ARM_ALU_BLOCK(EMITTER, AND, MUL, STRH, ILL, ILL), \
724	DECLARE_ARM_ALU_BLOCK(EMITTER, ANDS, MULS, LDRH, LDRSB, LDRSH), \
725	DECLARE_ARM_ALU_BLOCK(EMITTER, EOR, MLA, ILL, ILL, ILL), \
726	DECLARE_ARM_ALU_BLOCK(EMITTER, EORS, MLAS, ILL, ILL, ILL), \
727	DECLARE_ARM_ALU_BLOCK(EMITTER, SUB, ILL, STRHI, ILL, ILL), \
728	DECLARE_ARM_ALU_BLOCK(EMITTER, SUBS, ILL, LDRHI, LDRSBI, LDRSHI), \
729	DECLARE_ARM_ALU_BLOCK(EMITTER, RSB, ILL, ILL, ILL, ILL), \
730	DECLARE_ARM_ALU_BLOCK(EMITTER, RSBS, ILL, ILL, ILL, ILL), \
731	DECLARE_ARM_ALU_BLOCK(EMITTER, ADD, UMULL, STRHU, ILL, ILL), \
732	DECLARE_ARM_ALU_BLOCK(EMITTER, ADDS, UMULLS, LDRHU, LDRSBU, LDRSHU), \
733	DECLARE_ARM_ALU_BLOCK(EMITTER, ADC, UMLAL, ILL, ILL, ILL), \
734	DECLARE_ARM_ALU_BLOCK(EMITTER, ADCS, UMLALS, ILL, ILL, ILL), \
735	DECLARE_ARM_ALU_BLOCK(EMITTER, SBC, SMULL, STRHIU, ILL, ILL), \
736	DECLARE_ARM_ALU_BLOCK(EMITTER, SBCS, SMULLS, LDRHIU, LDRSBIU, LDRSHIU), \
737	DECLARE_ARM_ALU_BLOCK(EMITTER, RSC, SMLAL, ILL, ILL, ILL), \
738	DECLARE_ARM_ALU_BLOCK(EMITTER, RSCS, SMLALS, ILL, ILL, ILL), \
739	DECLARE_INSTRUCTION_ARM(EMITTER, MRS), \
740	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
741	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
742	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
743	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
744	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
745	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
746	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
747	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
748	DECLARE_INSTRUCTION_ARM(EMITTER, SWP), \
749	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
750	DECLARE_INSTRUCTION_ARM(EMITTER, STRHP), \
751	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
752	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
753	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
754	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
755	DECLARE_ARM_ALU_BLOCK(EMITTER, TST, ILL, LDRHP, LDRSBP, LDRSHP), \
756	DECLARE_INSTRUCTION_ARM(EMITTER, MSR), \
757	DECLARE_INSTRUCTION_ARM(EMITTER, BX), \
758	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
759	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
760	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
761	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
762	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
763	DECLARE_INSTRUCTION_ARM(EMITTER, BKPT), \
764	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
765	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
766	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
767	DECLARE_INSTRUCTION_ARM(EMITTER, STRHPW), \
768	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
769	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
770	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
771	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
772	DECLARE_ARM_ALU_BLOCK(EMITTER, TEQ, ILL, LDRHPW, LDRSBPW, LDRSHPW), \
773	DECLARE_INSTRUCTION_ARM(EMITTER, MRSR), \
774	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
775	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
776	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
777	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
778	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
779	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
780	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
781	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
782	DECLARE_INSTRUCTION_ARM(EMITTER, SWPB), \
783	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
784	DECLARE_INSTRUCTION_ARM(EMITTER, STRHIP), \
785	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
786	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
787	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
788	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
789	DECLARE_ARM_ALU_BLOCK(EMITTER, CMP, ILL, LDRHIP, LDRSBIP, LDRSHIP), \
790	DECLARE_INSTRUCTION_ARM(EMITTER, MSRR), \
791	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
792	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
793	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
794	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
795	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
796	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
797	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
798	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
799	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
800	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
801	DECLARE_INSTRUCTION_ARM(EMITTER, STRHIPW), \
802	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
803	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
804	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
805	DECLARE_INSTRUCTION_ARM(EMITTER, ILL), \
806	DECLARE_ARM_ALU_BLOCK(EMITTER, CMN, ILL, LDRHIPW, LDRSBIPW, LDRSHIPW), \
807	DECLARE_ARM_ALU_BLOCK(EMITTER, ORR, SMLAL, STRHPU, ILL, ILL), \
808	DECLARE_ARM_ALU_BLOCK(EMITTER, ORRS, SMLALS, LDRHPU, LDRSBPU, LDRSHPU), \
809	DECLARE_ARM_ALU_BLOCK(EMITTER, MOV, SMLAL, STRHPUW, ILL, ILL), \
810	DECLARE_ARM_ALU_BLOCK(EMITTER, MOVS, SMLALS, LDRHPUW, LDRSBPUW, LDRSHPUW), \
811	DECLARE_ARM_ALU_BLOCK(EMITTER, BIC, SMLAL, STRHIPU, ILL, ILL), \
812	DECLARE_ARM_ALU_BLOCK(EMITTER, BICS, SMLALS, LDRHIPU, LDRSBIPU, LDRSHIPU), \
813	DECLARE_ARM_ALU_BLOCK(EMITTER, MVN, SMLAL, STRHIPUW, ILL, ILL), \
814	DECLARE_ARM_ALU_BLOCK(EMITTER, MVNS, SMLALS, LDRHIPUW, LDRSBIPUW, LDRSHIPUW), \
815	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, AND), \
816	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ANDS), \
817	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, EOR), \
818	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, EORS), \
819	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, SUB), \
820	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, SUBS), \
821	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, RSB), \
822	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, RSBS), \
823	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ADD), \
824	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ADDS), \
825	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ADC), \
826	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ADCS), \
827	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, SBC), \
828	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, SBCS), \
829	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, RSC), \
830	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, RSCS), \
831	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, TST), \
832	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, TST), \
833	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, MSR), \
834	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, TEQ), \
835	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, CMP), \
836	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, CMP), \
837	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, MSRR), \
838	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, CMN), \
839	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ORR), \
840	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, ORRS), \
841	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, MOV), \
842	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, MOVS), \
843	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, BIC), \
844	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, BICS), \
845	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, MVN), \
846	DECLARE_ARM_ALU_IMMEDIATE_BLOCK(EMITTER, MVNS), \
847	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STR, , , ), \
848	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDR, , , ), \
849	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRT, , , ), \
850	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRT, , , ), \
851	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRB, , , ), \
852	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRB, , , ), \
853	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRBT, , , ), \
854	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRBT, , , ), \
855	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STR, , U, ), \
856	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDR, , U, ), \
857	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRT, , U, ), \
858	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRT, , U, ), \
859	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRB, , U, ), \
860	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRB, , U, ), \
861	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRBT, , U, ), \
862	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRBT, , U, ), \
863	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STR, P, , ), \
864	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDR, P, , ), \
865	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STR, P, , W), \
866	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDR, P, , W), \
867	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRB, P, , ), \
868	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRB, P, , ), \
869	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRB, P, , W), \
870	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRB, P, , W), \
871	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STR, P, U, ), \
872	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDR, P, U, ), \
873	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STR, P, U, W), \
874	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDR, P, U, W), \
875	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRB, P, U, ), \
876	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRB, P, U, ), \
877	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, STRB, P, U, W), \
878	DECLARE_ARM_LOAD_STORE_IMMEDIATE_BLOCK(EMITTER, LDRB, P, U, W), \
879	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STR, , , ), \
880	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDR, , , ), \
881	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRT, , , ), \
882	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRT, , , ), \
883	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRB, , , ), \
884	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRB, , , ), \
885	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRBT, , , ), \
886	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRBT, , , ), \
887	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STR, , U, ), \
888	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDR, , U, ), \
889	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRT, , U, ), \
890	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRT, , U, ), \
891	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRB, , U, ), \
892	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRB, , U, ), \
893	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRBT, , U, ), \
894	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRBT, , U, ), \
895	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STR, P, , ), \
896	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDR, P, , ), \
897	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STR, P, , W), \
898	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDR, P, , W), \
899	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRB, P, , ), \
900	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRB, P, , ), \
901	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRB, P, , W), \
902	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRB, P, , W), \
903	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STR, P, U, ), \
904	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDR, P, U, ), \
905	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STR, P, U, W), \
906	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDR, P, U, W), \
907	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRB, P, U, ), \
908	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRB, P, U, ), \
909	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, STRB, P, U, W), \
910	DECLARE_ARM_LOAD_STORE_BLOCK(EMITTER, LDRB, P, U, W), \
911	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, DA, ), \
912	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, DA, ), \
913	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, DA, W), \
914	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, DA, W), \
915	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, DA, ), \
916	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, DA, ), \
917	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, DA, W), \
918	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, DA, W), \
919	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, IA, ), \
920	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, IA, ), \
921	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, IA, W), \
922	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, IA, W), \
923	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, IA, ), \
924	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, IA, ), \
925	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, IA, W), \
926	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, IA, W), \
927	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, DB, ), \
928	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, DB, ), \
929	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, DB, W), \
930	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, DB, W), \
931	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, DB, ), \
932	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, DB, ), \
933	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, DB, W), \
934	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, DB, W), \
935	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, IB, ), \
936	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, IB, ), \
937	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STM, IB, W), \
938	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDM, IB, W), \
939	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, IB, ), \
940	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, IB, ), \
941	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, STMS, IB, W), \
942	DECLARE_ARM_LOAD_STORE_MULTIPLE_BLOCK(EMITTER, LDMS, IB, W), \
943	DECLARE_ARM_BRANCH_BLOCK(EMITTER, B), \
944	DECLARE_ARM_BRANCH_BLOCK(EMITTER, BL), \
945	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , , , ), \
946	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , , , ), \
947	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , , , W), \
948	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , , , W), \
949	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , , N, ), \
950	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , , N, ), \
951	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , , N, W), \
952	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , , N, W), \
953	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , U, , ), \
954	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , U, , ), \
955	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , U, , W), \
956	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , U, , W), \
957	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , U, N, ), \
958	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , U, N, ), \
959	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, , U, N, W), \
960	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, , U, N, W), \
961	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, , , ), \
962	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, , , ), \
963	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, , , W), \
964	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, , , W), \
965	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, U, N, ), \
966	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, U, N, ), \
967	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, U, N, W), \
968	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, U, N, W), \
969	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, , N, ), \
970	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, , N, ), \
971	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, , N, W), \
972	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, , N, W), \
973	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, U, N, ), \
974	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, U, N, ), \
975	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, STC, P, U, N, W), \
976	DECLARE_ARM_LOAD_STORE_COPROCESSOR_BLOCK(EMITTER, LDC, P, U, N, W), \
977	DECLARE_ARM_COPROCESSOR_BLOCK(EMITTER, CDP, MCR), \
978	DECLARE_ARM_SWI_BLOCK(EMITTER)
979
980static const ARMInstruction _armTable[0x1000] = {
981	DECLARE_ARM_EMITTER_BLOCK(_ARMInstruction)
982};