all repos — mgba @ 6d93a3d12bf6a93960c6932f7eca0ad44b9b1bde

mGBA Game Boy Advance Emulator

cinema/gb/mooneye-gb/emulator-only/mbc1/multicart_rom_8Mb/test.sym (view raw)

  1; this file was created with wlalink by ville helin <vhelin@iki.fi>.
  2; wla symbolic information for "/Users/vicki/Scratch/mooneye-gb/tests/build/emulator-only/mbc1/multicart_rom_8Mb.gb".
  3
  4[labels]
  501:4001 print_load_font
  601:400e print_string
  701:4018 print_a
  801:4022 print_newline
  901:402d print_digit
 1001:403a print_regs
 1101:4043 _print_sl_data0
 1201:4049 _print_sl_out0
 1301:4056 _print_sl_data1
 1401:405c _print_sl_out1
 1501:406e _print_sl_data2
 1601:4074 _print_sl_out2
 1701:4081 _print_sl_data3
 1801:4087 _print_sl_out3
 1901:4099 _print_sl_data4
 2001:409f _print_sl_out4
 2101:40ac _print_sl_data5
 2201:40b2 _print_sl_out5
 2301:40c4 _print_sl_data6
 2401:40ca _print_sl_out6
 2501:40d7 _print_sl_data7
 2601:40dd _print_sl_out7
 2701:4134 font
 2800:c000 regs_save
 2900:c000 regs_save.f
 3000:c001 regs_save.a
 3100:c002 regs_save.c
 3200:c003 regs_save.b
 3300:c004 regs_save.e
 3400:c005 regs_save.d
 3500:c006 regs_save.l
 3600:c007 regs_save.h
 3700:c008 regs_flags
 3800:c009 regs_assert
 3900:c009 regs_assert.f
 4000:c00a regs_assert.a
 4100:c00b regs_assert.c
 4200:c00c regs_assert.b
 4300:c00d regs_assert.e
 4400:c00e regs_assert.d
 4500:c00f regs_assert.l
 4600:c010 regs_assert.h
 4700:c011 memdump_len
 4800:c012 memdump_addr
 4901:4924 memcpy
 5001:492d memset
 5101:4936 memcmp
 5201:4944 clear_vram
 5301:494e clear_oam
 5401:4958 disable_lcd_safe
 5501:495e _wait_ly_0
 5601:4964 _wait_ly_1
 5701:496d reset_screen
 5801:4981 process_results
 5901:4995 _wait_ly_2
 6001:499b _wait_ly_3
 6101:49b1 _print_results_halt_0
 6201:49b4 _process_results_cb
 6301:49bf _print_sl_data8
 6401:49c9 _print_sl_out8
 6501:49e3 _print_sl_data9
 6601:49ee _print_sl_out9
 6701:4a06 _print_sl_data10
 6801:4a12 _print_sl_out10
 6901:4a13 dump_mem
 7001:4a32 _dump_mem_line
 7101:4a5c _check_asserts
 7201:4a6a _print_sl_data11
 7301:4a6d _print_sl_out11
 7401:4a79 _print_sl_data12
 7501:4a7b _print_sl_out12
 7601:4a83 _print_sl_data13
 7701:4a86 _print_sl_out13
 7801:4a90 __check_assert_fail0
 7901:4a9b _print_sl_data14
 8001:4a9e _print_sl_out14
 8101:4aa1 __check_assert_ok0
 8201:4aa9 _print_sl_data15
 8301:4aae _print_sl_out15
 8401:4ab0 __check_assert_skip0
 8501:4ab8 _print_sl_data16
 8601:4ac0 _print_sl_out16
 8701:4ac0 __check_assert_out0
 8801:4acc _print_sl_data17
 8901:4ace _print_sl_out17
 9001:4ad6 _print_sl_data18
 9101:4ad9 _print_sl_out18
 9201:4ae3 __check_assert_fail1
 9301:4aee _print_sl_data19
 9401:4af1 _print_sl_out19
 9501:4af4 __check_assert_ok1
 9601:4afc _print_sl_data20
 9701:4b01 _print_sl_out20
 9801:4b03 __check_assert_skip1
 9901:4b0b _print_sl_data21
10001:4b13 _print_sl_out21
10101:4b13 __check_assert_out1
10201:4b1e _print_sl_data22
10301:4b21 _print_sl_out22
10401:4b2d _print_sl_data23
10501:4b2f _print_sl_out23
10601:4b37 _print_sl_data24
10701:4b3a _print_sl_out24
10801:4b44 __check_assert_fail2
10901:4b4f _print_sl_data25
11001:4b52 _print_sl_out25
11101:4b55 __check_assert_ok2
11201:4b5d _print_sl_data26
11301:4b62 _print_sl_out26
11401:4b64 __check_assert_skip2
11501:4b6c _print_sl_data27
11601:4b74 _print_sl_out27
11701:4b74 __check_assert_out2
11801:4b80 _print_sl_data28
11901:4b82 _print_sl_out28
12001:4b8a _print_sl_data29
12101:4b8d _print_sl_out29
12201:4b97 __check_assert_fail3
12301:4ba2 _print_sl_data30
12401:4ba5 _print_sl_out30
12501:4ba8 __check_assert_ok3
12601:4bb0 _print_sl_data31
12701:4bb5 _print_sl_out31
12801:4bb7 __check_assert_skip3
12901:4bbf _print_sl_data32
13001:4bc7 _print_sl_out32
13101:4bc7 __check_assert_out3
13201:4bd2 _print_sl_data33
13301:4bd5 _print_sl_out33
13401:4be1 _print_sl_data34
13501:4be3 _print_sl_out34
13601:4beb _print_sl_data35
13701:4bee _print_sl_out35
13801:4bf8 __check_assert_fail4
13901:4c03 _print_sl_data36
14001:4c06 _print_sl_out36
14101:4c09 __check_assert_ok4
14201:4c11 _print_sl_data37
14301:4c16 _print_sl_out37
14401:4c18 __check_assert_skip4
14501:4c20 _print_sl_data38
14601:4c28 _print_sl_out38
14701:4c28 __check_assert_out4
14801:4c34 _print_sl_data39
14901:4c36 _print_sl_out39
15001:4c3e _print_sl_data40
15101:4c41 _print_sl_out40
15201:4c4b __check_assert_fail5
15301:4c56 _print_sl_data41
15401:4c59 _print_sl_out41
15501:4c5c __check_assert_ok5
15601:4c64 _print_sl_data42
15701:4c69 _print_sl_out42
15801:4c6b __check_assert_skip5
15901:4c73 _print_sl_data43
16001:4c7b _print_sl_out43
16101:4c7b __check_assert_out5
16201:4c86 _print_sl_data44
16301:4c89 _print_sl_out44
16401:4c95 _print_sl_data45
16501:4c97 _print_sl_out45
16601:4c9f _print_sl_data46
16701:4ca2 _print_sl_out46
16801:4cac __check_assert_fail6
16901:4cb7 _print_sl_data47
17001:4cba _print_sl_out47
17101:4cbd __check_assert_ok6
17201:4cc5 _print_sl_data48
17301:4cca _print_sl_out48
17401:4ccc __check_assert_skip6
17501:4cd4 _print_sl_data49
17601:4cdc _print_sl_out49
17701:4cdc __check_assert_out6
17801:4ce8 _print_sl_data50
17901:4cea _print_sl_out50
18001:4cf2 _print_sl_data51
18101:4cf5 _print_sl_out51
18201:4cff __check_assert_fail7
18301:4d0a _print_sl_data52
18401:4d0d _print_sl_out52
18501:4d10 __check_assert_ok7
18601:4d18 _print_sl_data53
18701:4d1d _print_sl_out53
18801:4d1f __check_assert_skip7
18901:4d27 _print_sl_data54
19001:4d2f _print_sl_out54
19101:4d2f __check_assert_out7
19200:016b fail
19300:017f _wait_ly_4
19400:0185 _wait_ly_5
19500:019b _print_results_halt_1
19600:019e _fail_cb
19700:01a6 _print_sl_data55
19800:01b2 _print_sl_out55
19900:01c2 _print_sl_data56
20000:01ce _print_sl_out56
20100:01d8 _print_sl_data57
20200:01e4 _print_sl_out57
20300:01ef _print_sl_data58
20400:01f5 _print_sl_out58
20500:0208 _print_sl_data59
20600:0215 _print_sl_out59
20700:0225 _print_sl_data60
20800:0232 _print_sl_out60
20900:0242 _print_sl_data61
21000:024f _print_sl_out61
21100:025a c000_functions_start
21200:025a run_test_suite
21300:0284 _wait_ly_6
21400:028a _wait_ly_7
21500:02a0 _print_results_halt_2
21600:02a3 _test_ok_cb_0
21700:02ab _print_sl_data62
21800:02b3 _print_sl_out62
21900:02b6 run_tests
22000:02c4 run_test_cases
22100:02d2 test_case
22200:02ef restore_mbc1
22300:02f8 switch_bank
22400:0309 fetch_expected_value
22500:0328 c000_functions_end
22600:0328 expected_banks