all repos — mgba @ 87d4dad893d5df04fac5575c12a1c7b82fc07a7b

mGBA Game Boy Advance Emulator

src/gb/memory.h (view raw)

  1/* Copyright (c) 2013-2016 Jeffrey Pfau
  2 *
  3 * This Source Code Form is subject to the terms of the Mozilla Public
  4 * License, v. 2.0. If a copy of the MPL was not distributed with this
  5 * file, You can obtain one at http://mozilla.org/MPL/2.0/. */
  6#ifndef GB_MEMORY_H
  7#define GB_MEMORY_H
  8
  9#include "util/common.h"
 10
 11#include "core/log.h"
 12
 13#include "lr35902/lr35902.h"
 14
 15mLOG_DECLARE_CATEGORY(GB_MBC);
 16mLOG_DECLARE_CATEGORY(GB_MEM);
 17
 18struct GB;
 19
 20enum {
 21	GB_BASE_CART_BANK0 = 0x0000,
 22	GB_BASE_CART_BANK1 = 0x4000,
 23	GB_BASE_VRAM = 0x8000,
 24	GB_BASE_EXTERNAL_RAM = 0xA000,
 25	GB_BASE_WORKING_RAM_BANK0 = 0xC000,
 26	GB_BASE_WORKING_RAM_BANK1 = 0xD000,
 27	GB_BASE_OAM = 0xFE00,
 28	GB_BASE_UNUSABLE = 0xFEA0,
 29	GB_BASE_IO = 0xFF00,
 30	GB_BASE_HRAM = 0xFF80,
 31	GB_BASE_IE = 0xFFFF
 32};
 33
 34enum {
 35	GB_REGION_CART_BANK0 = 0x0,
 36	GB_REGION_CART_BANK1 = 0x4,
 37	GB_REGION_VRAM = 0x8,
 38	GB_REGION_EXTERNAL_RAM = 0xA,
 39	GB_REGION_WORKING_RAM_BANK0 = 0xC,
 40	GB_REGION_WORKING_RAM_BANK1 = 0xD,
 41	GB_REGION_WORKING_RAM_BANK1_MIRROR = 0xE,
 42	GB_REGION_OTHER = 0xF,
 43};
 44
 45enum {
 46	GB_SIZE_CART_BANK0 = 0x4000,
 47	GB_SIZE_CART_MAX = 0x800000,
 48	GB_SIZE_VRAM = 0x4000,
 49	GB_SIZE_VRAM_BANK0 = 0x2000,
 50	GB_SIZE_EXTERNAL_RAM = 0x2000,
 51	GB_SIZE_WORKING_RAM = 0x8000,
 52	GB_SIZE_WORKING_RAM_BANK0 = 0x1000,
 53	GB_SIZE_OAM = 0xA0,
 54	GB_SIZE_IO = 0x80,
 55	GB_SIZE_HRAM = 0x7F,
 56};
 57
 58enum GBMemoryBankControllerType {
 59	GB_MBC_NONE = 0,
 60	GB_MBC1 = 1,
 61	GB_MBC2 = 2,
 62	GB_MBC3 = 3,
 63	GB_MBC5 = 5,
 64	GB_MBC6 = 6,
 65	GB_MBC7 = 7,
 66	GB_MMM01 = 0x10,
 67	GB_HuC1 = 0x11,
 68	GB_HuC3 = 0x12,
 69	GB_MBC5_RUMBLE = 0x105
 70};
 71
 72struct GBMemory;
 73typedef void (*GBMemoryBankController)(struct GB*, uint16_t address, uint8_t value);
 74
 75DECL_BITFIELD(GBMBC7Field, uint8_t);
 76DECL_BIT(GBMBC7Field, SK, 6);
 77DECL_BIT(GBMBC7Field, CS, 7);
 78DECL_BIT(GBMBC7Field, IO, 1);
 79
 80enum GBMBC7MachineState {
 81	GBMBC7_STATE_NULL = -1,
 82	GBMBC7_STATE_IDLE = 0,
 83	GBMBC7_STATE_READ_COMMAND = 1,
 84	GBMBC7_STATE_READ_ADDRESS = 2,
 85	GBMBC7_STATE_COMMAND_0 = 3,
 86	GBMBC7_STATE_COMMAND_SR_WRITE = 4,
 87	GBMBC7_STATE_COMMAND_SR_READ = 5,
 88	GBMBC7_STATE_COMMAND_SR_FILL = 6,
 89	GBMBC7_STATE_READ = 7,
 90	GBMBC7_STATE_WRITE = 8,
 91};
 92
 93struct GBMBC1State {
 94	int mode;
 95};
 96
 97struct GBMBC7State {
 98	enum GBMBC7MachineState state;
 99	uint32_t sr;
100	uint8_t address;
101	bool writable;
102	int srBits;
103	int command;
104	GBMBC7Field field;
105};
106
107union GBMBCState {
108	struct GBMBC1State mbc1;
109	struct GBMBC7State mbc7;
110};
111
112struct mRotationSource;
113struct GBMemory {
114	uint8_t* rom;
115	uint8_t* romBase;
116	uint8_t* romBank;
117	enum GBMemoryBankControllerType mbcType;
118	GBMemoryBankController mbc;
119	union GBMBCState mbcState;
120	int currentBank;
121
122	uint8_t* wram;
123	uint8_t* wramBank;
124	int wramCurrentBank;
125
126	bool sramAccess;
127	uint8_t* sram;
128	uint8_t* sramBank;
129	int sramCurrentBank;
130
131	uint8_t io[GB_SIZE_IO];
132	bool ime;
133	uint8_t ie;
134
135	uint8_t hram[GB_SIZE_HRAM];
136
137	int32_t dmaNext;
138	uint16_t dmaSource;
139	uint16_t dmaDest;
140	int dmaRemaining;
141
142	int32_t hdmaNext;
143	uint16_t hdmaSource;
144	uint16_t hdmaDest;
145	int hdmaRemaining;
146	bool isHdma;
147
148	size_t romSize;
149
150	bool rtcAccess;
151	int activeRtcReg;
152	bool rtcLatched;
153	uint8_t rtcRegs[5];
154	struct mRTCSource* rtc;
155	struct mRotationSource* rotation;
156	struct mRumble* rumble;
157};
158
159void GBMemoryInit(struct GB* gb);
160void GBMemoryDeinit(struct GB* gb);
161
162void GBMemoryReset(struct GB* gb);
163void GBMemorySwitchWramBank(struct GBMemory* memory, int bank);
164
165uint8_t GBLoad8(struct LR35902Core* cpu, uint16_t address);
166void GBStore8(struct LR35902Core* cpu, uint16_t address, int8_t value);
167
168uint8_t GBView8(struct LR35902Core* cpu, uint16_t address, int segment);
169
170int32_t GBMemoryProcessEvents(struct GB* gb, int32_t cycles);
171void GBMemoryDMA(struct GB* gb, uint16_t base);
172void GBMemoryWriteHDMA5(struct GB* gb, uint8_t value);
173
174uint8_t GBDMALoad8(struct LR35902Core* cpu, uint16_t address);
175void GBDMAStore8(struct LR35902Core* cpu, uint16_t address, int8_t value);
176
177void GBPatch8(struct LR35902Core* cpu, uint16_t address, int8_t value, int8_t* old);
178
179struct GBSerializedState;
180void GBMemorySerialize(const struct GB* gb, struct GBSerializedState* state);
181void GBMemoryDeserialize(struct GB* gb, const struct GBSerializedState* state);
182
183#endif