src/arm/decoder-arm.c (view raw)
1/* Copyright (c) 2013-2014 Jeffrey Pfau
2 *
3 * This Source Code Form is subject to the terms of the Mozilla Public
4 * License, v. 2.0. If a copy of the MPL was not distributed with this
5 * file, You can obtain one at http://mozilla.org/MPL/2.0/. */
6#include <mgba/internal/arm/decoder.h>
7
8#include <mgba/internal/arm/decoder-inlines.h>
9#include <mgba/internal/arm/emitter-arm.h>
10#include <mgba/internal/arm/isa-inlines.h>
11
12#define ADDR_MODE_1_SHIFT(OP) \
13 info->op3.reg = opcode & 0x0000000F; \
14 info->op3.shifterOp = ARM_SHIFT_ ## OP; \
15 info->operandFormat |= ARM_OPERAND_REGISTER_3; \
16 if (opcode & 0x00000010) { \
17 info->op3.shifterReg = (opcode >> 8) & 0xF; \
18 ++info->iCycles; \
19 info->operandFormat |= ARM_OPERAND_SHIFT_REGISTER_3; \
20 } else { \
21 info->op3.shifterImm = (opcode >> 7) & 0x1F; \
22 info->operandFormat |= ARM_OPERAND_SHIFT_IMMEDIATE_3; \
23 }
24
25#define ADDR_MODE_1_LSL \
26 ADDR_MODE_1_SHIFT(LSL) \
27 if (!info->op3.shifterImm) { \
28 info->operandFormat &= ~ARM_OPERAND_SHIFT_IMMEDIATE_3; \
29 info->op3.shifterOp = ARM_SHIFT_NONE; \
30 }
31
32#define ADDR_MODE_1_LSR ADDR_MODE_1_SHIFT(LSR)
33#define ADDR_MODE_1_ASR ADDR_MODE_1_SHIFT(ASR)
34#define ADDR_MODE_1_ROR \
35 ADDR_MODE_1_SHIFT(ROR) \
36 if (!info->op3.shifterImm) { \
37 info->op3.shifterOp = ARM_SHIFT_RRX; \
38 }
39
40#define ADDR_MODE_1_IMM \
41 int rotate = (opcode & 0x00000F00) >> 7; \
42 int immediate = opcode & 0x000000FF; \
43 info->op3.immediate = ROR(immediate, rotate); \
44 info->operandFormat |= ARM_OPERAND_IMMEDIATE_3;
45
46#define ADDR_MODE_2_SHIFT(OP) \
47 info->memory.format |= ARM_MEMORY_REGISTER_OFFSET | ARM_MEMORY_SHIFTED_OFFSET; \
48 info->memory.offset.shifterOp = ARM_SHIFT_ ## OP; \
49 info->memory.offset.shifterImm = (opcode >> 7) & 0x1F; \
50 info->memory.offset.reg = opcode & 0x0000000F;
51
52#define ADDR_MODE_2_LSL \
53 ADDR_MODE_2_SHIFT(LSL) \
54 if (!info->memory.offset.shifterImm) { \
55 info->memory.format &= ~ARM_MEMORY_SHIFTED_OFFSET; \
56 info->memory.offset.shifterOp = ARM_SHIFT_NONE; \
57 }
58
59#define ADDR_MODE_2_LSR ADDR_MODE_2_SHIFT(LSR) \
60 if (!info->memory.offset.shifterImm) { \
61 info->memory.offset.shifterImm = 32; \
62 }
63
64#define ADDR_MODE_2_ASR ADDR_MODE_2_SHIFT(ASR) \
65 if (!info->memory.offset.shifterImm) { \
66 info->memory.offset.shifterImm = 32; \
67 }
68
69#define ADDR_MODE_2_ROR \
70 ADDR_MODE_2_SHIFT(ROR) \
71 if (!info->memory.offset.shifterImm) { \
72 info->memory.offset.shifterOp = ARM_SHIFT_RRX; \
73 }
74
75#define ADDR_MODE_2_IMM \
76 info->memory.format |= ARM_MEMORY_IMMEDIATE_OFFSET; \
77 info->memory.offset.immediate = opcode & 0x00000FFF;
78
79#define ADDR_MODE_3_REG \
80 info->memory.format |= ARM_MEMORY_REGISTER_OFFSET; \
81 info->memory.offset.reg = opcode & 0x0000000F;
82
83#define ADDR_MODE_3_IMM \
84 info->memory.format |= ARM_MEMORY_IMMEDIATE_OFFSET; \
85 info->memory.offset.immediate = (opcode & 0x0000000F) | ((opcode & 0x00000F00) >> 4);
86
87#define DEFINE_DECODER_ARM(NAME, MNEMONIC, BODY) \
88 static void _ARMDecode ## NAME (uint32_t opcode, struct ARMInstructionInfo* info) { \
89 UNUSED(opcode); \
90 info->mnemonic = ARM_MN_ ## MNEMONIC; \
91 BODY; \
92 }
93
94#define DEFINE_ALU_DECODER_EX_ARM(NAME, MNEMONIC, S, SHIFTER, OTHER_AFFECTED, SKIPPED) \
95 DEFINE_DECODER_ARM(NAME, MNEMONIC, \
96 info->op1.reg = (opcode >> 12) & 0xF; \
97 info->op2.reg = (opcode >> 16) & 0xF; \
98 info->operandFormat = ARM_OPERAND_REGISTER_1 | \
99 OTHER_AFFECTED | \
100 ARM_OPERAND_REGISTER_2; \
101 info->affectsCPSR = S; \
102 SHIFTER; \
103 if (SKIPPED == 1) { \
104 info->op1 = info->op2; \
105 info->op2 = info->op3; \
106 info->operandFormat >>= 8; \
107 } else if (SKIPPED == 2) { \
108 info->op2 = info->op3; \
109 info->operandFormat |= info->operandFormat >> 8; \
110 info->operandFormat &= ~ARM_OPERAND_3; \
111 } \
112 if (info->op1.reg == ARM_PC) { \
113 info->branchType = ARM_BRANCH_INDIRECT; \
114 })
115
116#define DEFINE_ALU_DECODER_ARM(NAME, SKIPPED) \
117 DEFINE_ALU_DECODER_EX_ARM(NAME ## _LSL, NAME, 0, ADDR_MODE_1_LSL, ARM_OPERAND_AFFECTED_1, SKIPPED) \
118 DEFINE_ALU_DECODER_EX_ARM(NAME ## S_LSL, NAME, 1, ADDR_MODE_1_LSL, ARM_OPERAND_AFFECTED_1, SKIPPED) \
119 DEFINE_ALU_DECODER_EX_ARM(NAME ## _LSR, NAME, 0, ADDR_MODE_1_LSR, ARM_OPERAND_AFFECTED_1, SKIPPED) \
120 DEFINE_ALU_DECODER_EX_ARM(NAME ## S_LSR, NAME, 1, ADDR_MODE_1_LSR, ARM_OPERAND_AFFECTED_1, SKIPPED) \
121 DEFINE_ALU_DECODER_EX_ARM(NAME ## _ASR, NAME, 0, ADDR_MODE_1_ASR, ARM_OPERAND_AFFECTED_1, SKIPPED) \
122 DEFINE_ALU_DECODER_EX_ARM(NAME ## S_ASR, NAME, 1, ADDR_MODE_1_ASR, ARM_OPERAND_AFFECTED_1, SKIPPED) \
123 DEFINE_ALU_DECODER_EX_ARM(NAME ## _ROR, NAME, 0, ADDR_MODE_1_ROR, ARM_OPERAND_AFFECTED_1, SKIPPED) \
124 DEFINE_ALU_DECODER_EX_ARM(NAME ## S_ROR, NAME, 1, ADDR_MODE_1_ROR, ARM_OPERAND_AFFECTED_1, SKIPPED) \
125 DEFINE_ALU_DECODER_EX_ARM(NAME ## I, NAME, 0, ADDR_MODE_1_IMM, ARM_OPERAND_AFFECTED_1, SKIPPED) \
126 DEFINE_ALU_DECODER_EX_ARM(NAME ## SI, NAME, 1, ADDR_MODE_1_IMM, ARM_OPERAND_AFFECTED_1, SKIPPED)
127
128#define DEFINE_ALU_DECODER_S_ONLY_ARM(NAME) \
129 DEFINE_ALU_DECODER_EX_ARM(NAME ## _LSL, NAME, 1, ADDR_MODE_1_LSL, ARM_OPERAND_NONE, 1) \
130 DEFINE_ALU_DECODER_EX_ARM(NAME ## _LSR, NAME, 1, ADDR_MODE_1_LSR, ARM_OPERAND_NONE, 1) \
131 DEFINE_ALU_DECODER_EX_ARM(NAME ## _ASR, NAME, 1, ADDR_MODE_1_ASR, ARM_OPERAND_NONE, 1) \
132 DEFINE_ALU_DECODER_EX_ARM(NAME ## _ROR, NAME, 1, ADDR_MODE_1_ROR, ARM_OPERAND_NONE, 1) \
133 DEFINE_ALU_DECODER_EX_ARM(NAME ## I, NAME, 1, ADDR_MODE_1_IMM, ARM_OPERAND_NONE, 1)
134
135#define DEFINE_MULTIPLY_DECODER_EX_ARM(NAME, MNEMONIC, S, OTHER_AFFECTED) \
136 DEFINE_DECODER_ARM(NAME, MNEMONIC, \
137 info->op1.reg = (opcode >> 16) & 0xF; \
138 info->op2.reg = opcode & 0xF; \
139 info->op3.reg = (opcode >> 8) & 0xF; \
140 info->op4.reg = (opcode >> 12) & 0xF; \
141 info->operandFormat = ARM_OPERAND_REGISTER_1 | \
142 ARM_OPERAND_AFFECTED_1 | \
143 ARM_OPERAND_REGISTER_2 | \
144 ARM_OPERAND_REGISTER_3 | \
145 OTHER_AFFECTED; \
146 info->affectsCPSR = S; \
147 if (info->op1.reg == ARM_PC) { \
148 info->branchType = ARM_BRANCH_INDIRECT; \
149 })
150
151#define DEFINE_LONG_MULTIPLY_DECODER_EX_ARM(NAME, MNEMONIC, S) \
152 DEFINE_DECODER_ARM(NAME, MNEMONIC, \
153 info->op1.reg = (opcode >> 12) & 0xF; \
154 info->op2.reg = (opcode >> 16) & 0xF; \
155 info->op3.reg = opcode & 0xF; \
156 info->op4.reg = (opcode >> 8) & 0xF; \
157 info->operandFormat = ARM_OPERAND_REGISTER_1 | \
158 ARM_OPERAND_AFFECTED_1 | \
159 ARM_OPERAND_REGISTER_2 | \
160 ARM_OPERAND_AFFECTED_2 | \
161 ARM_OPERAND_REGISTER_3 | \
162 ARM_OPERAND_REGISTER_4; \
163 info->affectsCPSR = S; \
164 if (info->op1.reg == ARM_PC) { \
165 info->branchType = ARM_BRANCH_INDIRECT; \
166 })
167
168#define DEFINE_MULTIPLY_DECODER_ARM(NAME, OTHER_AFFECTED) \
169 DEFINE_MULTIPLY_DECODER_EX_ARM(NAME, NAME, 0, OTHER_AFFECTED) \
170 DEFINE_MULTIPLY_DECODER_EX_ARM(NAME ## S, NAME, 1, OTHER_AFFECTED)
171
172#define DEFINE_LONG_MULTIPLY_DECODER_ARM(NAME) \
173 DEFINE_LONG_MULTIPLY_DECODER_EX_ARM(NAME, NAME, 0) \
174 DEFINE_LONG_MULTIPLY_DECODER_EX_ARM(NAME ## S, NAME, 1)
175
176#define DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME, MNEMONIC, ADDRESSING_MODE, ADDRESSING_DECODING, CYCLES, TYPE) \
177 DEFINE_DECODER_ARM(NAME, MNEMONIC, \
178 info->op1.reg = (opcode >> 12) & 0xF; \
179 info->memory.baseReg = (opcode >> 16) & 0xF; \
180 info->memory.width = TYPE; \
181 info->operandFormat = ARM_OPERAND_REGISTER_1 | \
182 ARM_OPERAND_AFFECTED_1 | /* TODO: Remove this for STR */ \
183 ARM_OPERAND_MEMORY_2; \
184 info->memory.format = ARM_MEMORY_REGISTER_BASE | ADDRESSING_MODE; \
185 ADDRESSING_DECODING; \
186 CYCLES;)
187
188#define DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME, MNEMONIC, ADDRESSING_MODE, CYCLES, TYPE) \
189 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME, MNEMONIC, \
190 ARM_MEMORY_POST_INCREMENT | \
191 ARM_MEMORY_WRITEBACK | \
192 ARM_MEMORY_OFFSET_SUBTRACT, \
193 ADDRESSING_MODE, CYCLES, TYPE) \
194 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME ## U, MNEMONIC, \
195 ARM_MEMORY_POST_INCREMENT | \
196 ARM_MEMORY_WRITEBACK, \
197 ADDRESSING_MODE, CYCLES, TYPE) \
198 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME ## P, MNEMONIC, \
199 ARM_MEMORY_OFFSET_SUBTRACT, \
200 ADDRESSING_MODE, CYCLES, TYPE) \
201 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME ## PW, MNEMONIC, \
202 ARM_MEMORY_PRE_INCREMENT | \
203 ARM_MEMORY_WRITEBACK | \
204 ARM_MEMORY_OFFSET_SUBTRACT, \
205 ADDRESSING_MODE, CYCLES, TYPE) \
206 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME ## PU, MNEMONIC, \
207 0, \
208 ADDRESSING_MODE, CYCLES, TYPE) \
209 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME ## PUW, MNEMONIC, \
210 ARM_MEMORY_WRITEBACK, \
211 ADDRESSING_MODE, CYCLES, TYPE)
212
213#define DEFINE_LOAD_STORE_MODE_2_DECODER_ARM(NAME, MNEMONIC, CYCLES, TYPE) \
214 DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME ## _LSL_, MNEMONIC, ADDR_MODE_2_LSL, CYCLES, TYPE) \
215 DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME ## _LSR_, MNEMONIC, ADDR_MODE_2_LSR, CYCLES, TYPE) \
216 DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME ## _ASR_, MNEMONIC, ADDR_MODE_2_ASR, CYCLES, TYPE) \
217 DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME ## _ROR_, MNEMONIC, ADDR_MODE_2_ROR, CYCLES, TYPE) \
218 DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME ## I, MNEMONIC, ADDR_MODE_2_IMM, CYCLES, TYPE)
219
220#define DEFINE_LOAD_STORE_MODE_3_DECODER_ARM(NAME, MNEMONIC, CYCLES, TYPE) \
221 DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME, MNEMONIC, ADDR_MODE_3_REG, CYCLES, TYPE) \
222 DEFINE_LOAD_STORE_DECODER_SET_ARM(NAME ## I, MNEMONIC, ADDR_MODE_3_IMM, CYCLES, TYPE)
223
224#define DEFINE_LOAD_STORE_T_DECODER_SET_ARM(NAME, MNEMONIC, ADDRESSING_MODE, CYCLES, TYPE) \
225 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME, MNEMONIC, \
226 ARM_MEMORY_POST_INCREMENT | \
227 ARM_MEMORY_WRITEBACK | \
228 ARM_MEMORY_OFFSET_SUBTRACT, \
229 ADDRESSING_MODE, CYCLES, TYPE) \
230 DEFINE_LOAD_STORE_DECODER_EX_ARM(NAME ## U, MNEMONIC, \
231 ARM_MEMORY_POST_INCREMENT | \
232 ARM_MEMORY_WRITEBACK, \
233 ADDRESSING_MODE, CYCLES, TYPE)
234
235#define DEFINE_LOAD_STORE_T_DECODER_ARM(NAME, MNEMONIC, CYCLES, TYPE) \
236 DEFINE_LOAD_STORE_T_DECODER_SET_ARM(NAME ## _LSL_, MNEMONIC, ADDR_MODE_2_LSL, CYCLES, TYPE) \
237 DEFINE_LOAD_STORE_T_DECODER_SET_ARM(NAME ## _LSR_, MNEMONIC, ADDR_MODE_2_LSR, CYCLES, TYPE) \
238 DEFINE_LOAD_STORE_T_DECODER_SET_ARM(NAME ## _ASR_, MNEMONIC, ADDR_MODE_2_ASR, CYCLES, TYPE) \
239 DEFINE_LOAD_STORE_T_DECODER_SET_ARM(NAME ## _ROR_, MNEMONIC, ADDR_MODE_2_ROR, CYCLES, TYPE) \
240 DEFINE_LOAD_STORE_T_DECODER_SET_ARM(NAME ## I, MNEMONIC, ADDR_MODE_2_IMM, CYCLES, TYPE)
241
242#define DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME, MNEMONIC, DIRECTION, WRITEBACK) \
243 DEFINE_DECODER_ARM(NAME, MNEMONIC, \
244 info->memory.baseReg = (opcode >> 16) & 0xF; \
245 info->op1.immediate = opcode & 0x0000FFFF; \
246 if (info->op1.immediate & (1 << ARM_PC)) { \
247 info->branchType = ARM_BRANCH_INDIRECT; \
248 } \
249 info->operandFormat = ARM_OPERAND_MEMORY_1; \
250 info->memory.format = ARM_MEMORY_REGISTER_BASE | \
251 WRITEBACK | \
252 ARM_MEMORY_ ## DIRECTION;)
253
254
255#define DEFINE_LOAD_STORE_MULTIPLE_DECODER_ARM_NO_S(NAME, SUFFIX) \
256 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## DA, NAME, DECREMENT_AFTER, 0) \
257 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## DAW, NAME, DECREMENT_AFTER, ARM_MEMORY_WRITEBACK) \
258 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## DB, NAME, DECREMENT_BEFORE, 0) \
259 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## DBW, NAME, DECREMENT_BEFORE, ARM_MEMORY_WRITEBACK) \
260 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## IA, NAME, INCREMENT_AFTER, 0) \
261 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## IAW, NAME, INCREMENT_AFTER, ARM_MEMORY_WRITEBACK) \
262 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## IB, NAME, INCREMENT_BEFORE, 0) \
263 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SUFFIX ## IBW, NAME, INCREMENT_BEFORE, ARM_MEMORY_WRITEBACK) \
264
265#define DEFINE_LOAD_STORE_MULTIPLE_DECODER_ARM(NAME) \
266 DEFINE_LOAD_STORE_MULTIPLE_DECODER_ARM_NO_S(NAME, ) \
267 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SDA, NAME, DECREMENT_AFTER, ARM_MEMORY_SPSR_SWAP) \
268 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SDAW, NAME, DECREMENT_AFTER, ARM_MEMORY_WRITEBACK | ARM_MEMORY_SPSR_SWAP) \
269 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SDB, NAME, DECREMENT_BEFORE, ARM_MEMORY_SPSR_SWAP) \
270 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SDBW, NAME, DECREMENT_BEFORE, ARM_MEMORY_WRITEBACK | ARM_MEMORY_SPSR_SWAP) \
271 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SIA, NAME, INCREMENT_AFTER, ARM_MEMORY_SPSR_SWAP) \
272 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SIAW, NAME, INCREMENT_AFTER, ARM_MEMORY_WRITEBACK | ARM_MEMORY_SPSR_SWAP) \
273 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SIB, NAME, INCREMENT_BEFORE, ARM_MEMORY_SPSR_SWAP) \
274 DEFINE_LOAD_STORE_MULTIPLE_DECODER_EX_ARM(NAME ## SIBW, NAME, INCREMENT_BEFORE, ARM_MEMORY_WRITEBACK | ARM_MEMORY_SPSR_SWAP)
275
276#define DEFINE_SWP_DECODER_ARM(NAME, TYPE) \
277 DEFINE_DECODER_ARM(NAME, SWP, \
278 info->memory.baseReg = (opcode >> 16) & 0xF; \
279 info->op1.reg = (opcode >> 12) & 0xF; \
280 info->op2.reg = opcode & 0xF; \
281 info->operandFormat = ARM_OPERAND_REGISTER_1 | \
282 ARM_OPERAND_AFFECTED_1 | \
283 ARM_OPERAND_REGISTER_2 | \
284 ARM_OPERAND_MEMORY_3; \
285 info->memory.format = ARM_MEMORY_REGISTER_BASE; \
286 info->memory.width = TYPE;)
287
288DEFINE_ALU_DECODER_ARM(ADD, 0)
289DEFINE_ALU_DECODER_ARM(ADC, 0)
290DEFINE_ALU_DECODER_ARM(AND, 0)
291DEFINE_ALU_DECODER_ARM(BIC, 0)
292DEFINE_ALU_DECODER_S_ONLY_ARM(CMN)
293DEFINE_ALU_DECODER_S_ONLY_ARM(CMP)
294DEFINE_ALU_DECODER_ARM(EOR, 0)
295DEFINE_ALU_DECODER_ARM(MOV, 2)
296DEFINE_ALU_DECODER_ARM(MVN, 2)
297DEFINE_ALU_DECODER_ARM(ORR, 0)
298DEFINE_ALU_DECODER_ARM(RSB, 0)
299DEFINE_ALU_DECODER_ARM(RSC, 0)
300DEFINE_ALU_DECODER_ARM(SBC, 0)
301DEFINE_ALU_DECODER_ARM(SUB, 0)
302DEFINE_ALU_DECODER_S_ONLY_ARM(TEQ)
303DEFINE_ALU_DECODER_S_ONLY_ARM(TST)
304
305// TOOD: Estimate cycles
306DEFINE_MULTIPLY_DECODER_ARM(MLA, ARM_OPERAND_REGISTER_4)
307DEFINE_MULTIPLY_DECODER_ARM(MUL, ARM_OPERAND_NONE)
308
309DEFINE_LONG_MULTIPLY_DECODER_ARM(SMLAL)
310DEFINE_LONG_MULTIPLY_DECODER_ARM(SMULL)
311DEFINE_LONG_MULTIPLY_DECODER_ARM(UMLAL)
312DEFINE_LONG_MULTIPLY_DECODER_ARM(UMULL)
313
314DEFINE_MULTIPLY_DECODER_EX_ARM(SMLABB, SMLABB, 0, ARM_OPERAND_REGISTER_4)
315DEFINE_MULTIPLY_DECODER_EX_ARM(SMLABT, SMLABT, 0, ARM_OPERAND_REGISTER_4)
316DEFINE_MULTIPLY_DECODER_EX_ARM(SMLATB, SMLATB, 0, ARM_OPERAND_REGISTER_4)
317DEFINE_MULTIPLY_DECODER_EX_ARM(SMLATT, SMLATT, 0, ARM_OPERAND_REGISTER_4)
318DEFINE_MULTIPLY_DECODER_EX_ARM(SMULBB, SMULBB, 0, 0)
319DEFINE_MULTIPLY_DECODER_EX_ARM(SMULBT, SMULBT, 0, 0)
320DEFINE_MULTIPLY_DECODER_EX_ARM(SMULTB, SMULTB, 0, 0)
321DEFINE_MULTIPLY_DECODER_EX_ARM(SMULTT, SMULTT, 0, 0)
322
323DEFINE_MULTIPLY_DECODER_EX_ARM(SMLAWB, SMLAWB, 0, ARM_OPERAND_REGISTER_4)
324DEFINE_MULTIPLY_DECODER_EX_ARM(SMLAWT, SMLAWT, 0, ARM_OPERAND_REGISTER_4)
325DEFINE_MULTIPLY_DECODER_EX_ARM(SMULWB, SMULWB, 0, 0)
326DEFINE_MULTIPLY_DECODER_EX_ARM(SMULWT, SMULWT, 0, 0)
327
328// Begin load/store definitions
329
330DEFINE_LOAD_STORE_MODE_2_DECODER_ARM(LDR, LDR, LOAD_CYCLES, ARM_ACCESS_WORD)
331DEFINE_LOAD_STORE_MODE_2_DECODER_ARM(LDRv5, LDR, LOAD_CYCLES, ARM_ACCESS_WORD)
332DEFINE_LOAD_STORE_MODE_2_DECODER_ARM(LDRB, LDR, LOAD_CYCLES, ARM_ACCESS_BYTE)
333DEFINE_LOAD_STORE_MODE_3_DECODER_ARM(LDRD, LDR, LOAD_CYCLES, ARM_ACCESS_DUALWORD)
334DEFINE_LOAD_STORE_MODE_3_DECODER_ARM(LDRH, LDR, LOAD_CYCLES, ARM_ACCESS_HALFWORD)
335DEFINE_LOAD_STORE_MODE_3_DECODER_ARM(LDRSB, LDR, LOAD_CYCLES, ARM_ACCESS_SIGNED_BYTE)
336DEFINE_LOAD_STORE_MODE_3_DECODER_ARM(LDRSH, LDR, LOAD_CYCLES, ARM_ACCESS_SIGNED_HALFWORD)
337DEFINE_LOAD_STORE_MODE_2_DECODER_ARM(STR, STR, STORE_CYCLES, ARM_ACCESS_WORD)
338DEFINE_LOAD_STORE_MODE_2_DECODER_ARM(STRB, STR, STORE_CYCLES, ARM_ACCESS_BYTE)
339DEFINE_LOAD_STORE_MODE_3_DECODER_ARM(STRD, STR, STORE_CYCLES, ARM_ACCESS_DUALWORD)
340DEFINE_LOAD_STORE_MODE_3_DECODER_ARM(STRH, STR, STORE_CYCLES, ARM_ACCESS_HALFWORD)
341
342DEFINE_LOAD_STORE_T_DECODER_ARM(LDRBT, LDR, LOAD_CYCLES, ARM_ACCESS_TRANSLATED_BYTE)
343DEFINE_LOAD_STORE_T_DECODER_ARM(LDRT, LDR, LOAD_CYCLES, ARM_ACCESS_TRANSLATED_WORD)
344DEFINE_LOAD_STORE_T_DECODER_ARM(STRBT, STR, STORE_CYCLES, ARM_ACCESS_TRANSLATED_BYTE)
345DEFINE_LOAD_STORE_T_DECODER_ARM(STRT, STR, STORE_CYCLES, ARM_ACCESS_TRANSLATED_WORD)
346
347DEFINE_LOAD_STORE_MULTIPLE_DECODER_ARM(LDM)
348DEFINE_LOAD_STORE_MULTIPLE_DECODER_ARM_NO_S(LDM, v5)
349DEFINE_LOAD_STORE_MULTIPLE_DECODER_ARM(STM)
350
351DEFINE_SWP_DECODER_ARM(SWP, ARM_ACCESS_WORD)
352DEFINE_SWP_DECODER_ARM(SWPB, ARM_ACCESS_BYTE)
353
354// End load/store definitions
355
356// Begin branch definitions
357
358DEFINE_DECODER_ARM(B, B,
359 int32_t offset = opcode << 8;
360 info->op1.immediate = offset >> 6;
361 info->operandFormat = ARM_OPERAND_IMMEDIATE_1;
362 info->branchType = ARM_BRANCH;)
363
364DEFINE_DECODER_ARM(BL, BL,
365 int32_t offset = opcode << 8;
366 info->op1.immediate = offset >> 6;
367 info->operandFormat = ARM_OPERAND_IMMEDIATE_1;
368 info->branchType = ARM_BRANCH_LINKED;)
369
370DEFINE_DECODER_ARM(BX, BX,
371 info->op1.reg = opcode & 0x0000000F;
372 info->operandFormat = ARM_OPERAND_REGISTER_1;
373 info->branchType = ARM_BRANCH_INDIRECT;)
374
375DEFINE_DECODER_ARM(BLX2, BLX,
376 info->op1.reg = opcode & 0x0000000F;
377 info->operandFormat = ARM_OPERAND_REGISTER_1;
378 info->branchType = ARM_BRANCH_LINKED | ARM_BRANCH_INDIRECT;)
379
380// End branch definitions
381
382// Begin coprocessor definitions
383
384#define DEFINE_DECODER_COPROCESSOR(NAME, FORMAT) \
385 DEFINE_DECODER_ARM(NAME, NAME, \
386 info->cp.op1 = (opcode >> 21) & 7; \
387 info->cp.op2 = (opcode >> 5) & 7; \
388 info->op1.reg = (opcode >> 12) & 0xF; \
389 info->cp.cp = (opcode >> 8) & 0xF; \
390 info->op2.reg = (opcode >> 16) & 0xF; \
391 info->op3.reg = opcode & 0xF; \
392 info->operandFormat = ARM_OPERAND_REGISTER_1 |\
393 ARM_OPERAND_COPROCESSOR_REG_2 | \
394 ARM_OPERAND_COPROCESSOR_REG_3 | \
395 (FORMAT);)
396
397DEFINE_DECODER_ARM(CDP, CDP, info->operandFormat = ARM_OPERAND_NONE;)
398DEFINE_DECODER_ARM(LDC, LDC, info->operandFormat = ARM_OPERAND_NONE;)
399DEFINE_DECODER_ARM(STC, STC, info->operandFormat = ARM_OPERAND_NONE;)
400DEFINE_DECODER_COPROCESSOR(MCR, ARM_OPERAND_AFFECTED_2 | ARM_OPERAND_AFFECTED_3)
401DEFINE_DECODER_COPROCESSOR(MRC, ARM_OPERAND_AFFECTED_1)
402
403// Begin miscellaneous definitions
404
405DEFINE_DECODER_ARM(BKPT, BKPT,
406 info->operandFormat = ARM_OPERAND_NONE;
407 info->traps = 1;) // Not strictly in ARMv4T, but here for convenience
408DEFINE_DECODER_ARM(ILL, ILL,
409 info->operandFormat = ARM_OPERAND_NONE;
410 info->traps = 1;) // Illegal opcode
411
412DEFINE_DECODER_ARM(CLZ, CLZ,
413 info->op1.reg = (opcode >> 12) & 0xF;
414 info->op2.reg = opcode & 0xF;
415 info->operandFormat = ARM_OPERAND_REGISTER_1 |
416 ARM_OPERAND_AFFECTED_1 |
417 ARM_OPERAND_REGISTER_2;)
418
419DEFINE_DECODER_ARM(MSR, MSR,
420 info->affectsCPSR = 1;
421 info->op1.reg = ARM_CPSR;
422 info->op1.psrBits = (opcode >> 16) & ARM_PSR_MASK;
423 info->op2.reg = opcode & 0x0000000F;
424 info->operandFormat = ARM_OPERAND_REGISTER_1 |
425 ARM_OPERAND_AFFECTED_1 |
426 ARM_OPERAND_REGISTER_2;)
427
428DEFINE_DECODER_ARM(MSRR, MSR,
429 info->op1.reg = ARM_SPSR;
430 info->op1.psrBits = (opcode >> 16) & ARM_PSR_MASK;
431 info->op2.reg = opcode & 0x0000000F;
432 info->operandFormat = ARM_OPERAND_REGISTER_1 |
433 ARM_OPERAND_AFFECTED_1 |
434 ARM_OPERAND_REGISTER_2;)
435
436DEFINE_DECODER_ARM(MRS, MRS,
437 info->affectsCPSR = 1;
438 info->op1.reg = (opcode >> 12) & 0xF;
439 info->op2.reg = ARM_CPSR;
440 info->op2.psrBits = 0;
441 info->operandFormat = ARM_OPERAND_REGISTER_1 |
442 ARM_OPERAND_AFFECTED_1 |
443 ARM_OPERAND_REGISTER_2;)
444
445DEFINE_DECODER_ARM(MRSR, MRS,
446 info->op1.reg = (opcode >> 12) & 0xF;
447 info->op2.reg = ARM_SPSR;
448 info->op2.psrBits = 0;
449 info->operandFormat = ARM_OPERAND_REGISTER_1 |
450 ARM_OPERAND_AFFECTED_1 |
451 ARM_OPERAND_REGISTER_2;)
452
453DEFINE_DECODER_ARM(MSRI, MSR,
454 int rotate = (opcode & 0x00000F00) >> 7;
455 int32_t operand = ROR(opcode & 0x000000FF, rotate);
456 info->affectsCPSR = 1;
457 info->op1.reg = ARM_CPSR;
458 info->op1.psrBits = (opcode >> 16) & ARM_PSR_MASK;
459 info->op2.immediate = operand;
460 info->operandFormat = ARM_OPERAND_REGISTER_1 |
461 ARM_OPERAND_AFFECTED_1 |
462 ARM_OPERAND_IMMEDIATE_2;)
463
464DEFINE_DECODER_ARM(MSRRI, MSR,
465 int rotate = (opcode & 0x00000F00) >> 7;
466 int32_t operand = ROR(opcode & 0x000000FF, rotate);
467 info->op1.reg = ARM_SPSR;
468 info->op1.psrBits = (opcode >> 16) & ARM_PSR_MASK;
469 info->op2.immediate = operand;
470 info->operandFormat = ARM_OPERAND_REGISTER_1 |
471 ARM_OPERAND_AFFECTED_1 |
472 ARM_OPERAND_IMMEDIATE_2;)
473
474DEFINE_DECODER_ARM(SWI, SWI,
475 info->op1.immediate = opcode & 0xFFFFFF;
476 info->operandFormat = ARM_OPERAND_IMMEDIATE_1;
477 info->traps = 1;)
478
479typedef void (*ARMDecoder)(uint32_t opcode, struct ARMInstructionInfo* info);
480
481static const ARMDecoder _armDecoderTable[0x1000] = {
482 DECLARE_ARM_EMITTER_BLOCK(_ARMDecode, 5)
483};
484
485void ARMDecodeARM(uint32_t opcode, struct ARMInstructionInfo* info) {
486 memset(info, 0, sizeof(*info));
487 info->execMode = MODE_ARM;
488 info->opcode = opcode;
489 info->branchType = ARM_BRANCH_NONE;
490 info->condition = opcode >> 28;
491 info->sInstructionCycles = 1;
492 ARMDecoder decoder = _armDecoderTable[((opcode >> 16) & 0xFF0) | ((opcode >> 4) & 0x00F)];
493 decoder(opcode, info);
494}