include/mgba/internal/ds/memory.h (view raw)
1/* Copyright (c) 2013-2016 Jeffrey Pfau
2 *
3 * This Source Code Form is subject to the terms of the Mozilla Public
4 * License, v. 2.0. If a copy of the MPL was not distributed with this
5 * file, You can obtain one at http://mozilla.org/MPL/2.0/. */
6#ifndef DS_MEMORY_H
7#define DS_MEMORY_H
8
9#include <mgba-util/common.h>
10
11CXX_GUARD_START
12
13#include <mgba/core/log.h>
14#include <mgba/core/timing.h>
15#include <mgba/internal/arm/arm.h>
16#include <mgba/internal/ds/dma.h>
17#include <mgba/internal/ds/io.h>
18
19enum DSMemoryRegion {
20 DS7_REGION_BIOS = 0x0,
21 DS9_REGION_ITCM = 0x0,
22 DS9_REGION_ITCM_MIRROR = 0x1,
23 DS_REGION_RAM = 0x2,
24 DS_REGION_WORKING_RAM = 0x3,
25 DS_REGION_IO = 0x4,
26 DS9_REGION_PALETTE_RAM = 0x5,
27 DS_REGION_VRAM = 0x6,
28 DS9_REGION_OAM = 0x7,
29 DS_REGION_SLOT2 = 0x8,
30 DS_REGION_SLOT2_EX = 0x9,
31 DS_REGION_SLOT2_SRAM = 0xA,
32 DS9_REGION_BIOS = 0xFF,
33};
34
35enum DSMemoryBase {
36 DS7_BASE_BIOS = 0x00000000,
37 DS9_BASE_ITCM = 0x00000000,
38 DS_BASE_RAM = 0x02000000,
39 DS9_BASE_DTCM = 0x027C0000,
40 DS_BASE_WORKING_RAM = 0x03000000,
41 DS7_BASE_WORKING_RAM = 0x03800000,
42 DS_BASE_IO = 0x04000000,
43 DS9_BASE_PALETTE_RAM = 0x05000000,
44 DS_BASE_VRAM = 0x06000000,
45 DS9_BASE_OAM = 0x07000000,
46 DS_BASE_SLOT2 = 0x08000000,
47 DS_BASE_SLOT2_EX = 0x09000000,
48 DS9_BASE_BIOS = 0xFFFF0000,
49};
50
51enum {
52 DS9_SIZE_ITCM = 0x00008000,
53 DS9_SIZE_DTCM = 0x00004000,
54 DS7_SIZE_BIOS = 0x00004000,
55 DS9_SIZE_BIOS = 0x00008000,
56 DS_SIZE_RAM = 0x00400000,
57 DS_SIZE_WORKING_RAM = 0x00008000,
58 DS7_SIZE_WORKING_RAM = 0x00010000,
59 DS9_SIZE_PALETTE_RAM = 0x00000800,
60 DS9_SIZE_OAM = 0x00000800,
61 DS_SIZE_SLOT2 = 0x02000000,
62 DS_SIZE_SLOT2_SRAM = 0x00010000,
63};
64
65enum {
66 DS_OFFSET_MASK = 0x00FFFFFF,
67 DS_BASE_OFFSET = 24
68};
69
70mLOG_DECLARE_CATEGORY(DS_MEM);
71
72struct DSMemory {
73 uint32_t* bios7;
74 uint32_t* bios9;
75 uint32_t* itcm;
76 uint32_t* dtcm;
77 uint32_t* ram;
78 uint32_t* wram;
79 uint32_t* wram7;
80 uint32_t* rom;
81 uint16_t io7[DS7_REG_MAX >> 1];
82 uint16_t io9[DS9_REG_MAX >> 1];
83
84 size_t romSize;
85 size_t wramSize7;
86 size_t wramSize9;
87
88 uint32_t dtcmBase;
89 uint32_t dtcmSize;
90 uint32_t itcmSize;
91};
92
93struct DSCoreMemory {
94 uint16_t* io;
95 int activeRegion;
96
97 char waitstatesSeq32[256];
98 char waitstatesSeq16[256];
99 char waitstatesNonseq32[256];
100 char waitstatesNonseq16[256];
101 char waitstatesPrefetchSeq32[16];
102 char waitstatesPrefetchSeq16[16];
103 char waitstatesPrefetchNonseq32[16];
104 char waitstatesPrefetchNonseq16[16];
105
106 struct GBADMA dma[4];
107 struct mTimingEvent dmaEvent;
108 int activeDMA;
109};
110
111struct DS;
112void DSMemoryInit(struct DS* ds);
113void DSMemoryDeinit(struct DS* ds);
114
115void DSMemoryReset(struct DS* ds);
116
117uint32_t DS7Load32(struct ARMCore* cpu, uint32_t address, int* cycleCounter);
118uint32_t DS7Load16(struct ARMCore* cpu, uint32_t address, int* cycleCounter);
119uint32_t DS7Load8(struct ARMCore* cpu, uint32_t address, int* cycleCounter);
120
121void DS7Store32(struct ARMCore* cpu, uint32_t address, int32_t value, int* cycleCounter);
122void DS7Store16(struct ARMCore* cpu, uint32_t address, int16_t value, int* cycleCounter);
123void DS7Store8(struct ARMCore* cpu, uint32_t address, int8_t value, int* cycleCounter);
124
125uint32_t DS7LoadMultiple(struct ARMCore*, uint32_t baseAddress, int mask, enum LSMDirection direction,
126 int* cycleCounter);
127uint32_t DS7StoreMultiple(struct ARMCore*, uint32_t baseAddress, int mask, enum LSMDirection direction,
128 int* cycleCounter);
129
130uint32_t DS9Load32(struct ARMCore* cpu, uint32_t address, int* cycleCounter);
131uint32_t DS9Load16(struct ARMCore* cpu, uint32_t address, int* cycleCounter);
132uint32_t DS9Load8(struct ARMCore* cpu, uint32_t address, int* cycleCounter);
133
134void DS9Store32(struct ARMCore* cpu, uint32_t address, int32_t value, int* cycleCounter);
135void DS9Store16(struct ARMCore* cpu, uint32_t address, int16_t value, int* cycleCounter);
136void DS9Store8(struct ARMCore* cpu, uint32_t address, int8_t value, int* cycleCounter);
137
138uint32_t DS9LoadMultiple(struct ARMCore*, uint32_t baseAddress, int mask, enum LSMDirection direction,
139 int* cycleCounter);
140uint32_t DS9StoreMultiple(struct ARMCore*, uint32_t baseAddress, int mask, enum LSMDirection direction,
141 int* cycleCounter);
142
143#endif