all repos — mgba @ f836a67863e66499c812c8d963d37ff56ad10638

mGBA Game Boy Advance Emulator

src/arm/decoder.h (view raw)

  1/* Copyright (c) 2013-2014 Jeffrey Pfau
  2 *
  3 * This Source Code Form is subject to the terms of the Mozilla Public
  4 * License, v. 2.0. If a copy of the MPL was not distributed with this
  5 * file, You can obtain one at http://mozilla.org/MPL/2.0/. */
  6#ifndef ARM_DECODER_H
  7#define ARM_DECODER_H
  8
  9#include "arm.h"
 10
 11// Bit 0: a register is involved with this operand
 12// Bit 1: an immediate is invovled with this operand
 13// Bit 2: a memory access is invovled with this operand
 14// Bit 3: the destination of this operand is affected by this opcode
 15// Bit 4: this operand is shifted by a register
 16// Bit 5: this operand is shifted by an immediate
 17#define ARM_OPERAND_NONE                0x00000000
 18#define ARM_OPERAND_REGISTER_1          0x00000001
 19#define ARM_OPERAND_IMMEDIATE_1         0x00000002
 20#define ARM_OPERAND_MEMORY_1            0x00000004
 21#define ARM_OPERAND_AFFECTED_1          0x00000008
 22#define ARM_OPERAND_SHIFT_REGISTER_1    0x00000010
 23#define ARM_OPERAND_SHIFT_IMMEDIATE_1   0x00000020
 24#define ARM_OPERAND_1                   0x000000FF
 25
 26#define ARM_OPERAND_REGISTER_2          0x00000100
 27#define ARM_OPERAND_IMMEDIATE_2         0x00000200
 28#define ARM_OPERAND_MEMORY_2            0x00000400
 29#define ARM_OPERAND_AFFECTED_2          0x00000800
 30#define ARM_OPERAND_SHIFT_REGISTER_2    0x00001000
 31#define ARM_OPERAND_SHIFT_IMMEDIATE_2   0x00002000
 32#define ARM_OPERAND_2                   0x0000FF00
 33
 34#define ARM_OPERAND_REGISTER_3          0x00010000
 35#define ARM_OPERAND_IMMEDIATE_3         0x00020000
 36#define ARM_OPERAND_MEMORY_3            0x00040000
 37#define ARM_OPERAND_AFFECTED_3          0x00080000
 38#define ARM_OPERAND_SHIFT_REGISTER_3    0x00100000
 39#define ARM_OPERAND_SHIFT_IMMEDIATE_3   0x00200000
 40#define ARM_OPERAND_3                   0x00FF0000
 41
 42#define ARM_OPERAND_REGISTER_4          0x01000000
 43#define ARM_OPERAND_IMMEDIATE_4         0x02000000
 44#define ARM_OPERAND_MEMORY_4            0x04000000
 45#define ARM_OPERAND_AFFECTED_4          0x08000000
 46#define ARM_OPERAND_SHIFT_REGISTER_4    0x10000000
 47#define ARM_OPERAND_SHIFT_IMMEDIATE_4   0x20000000
 48#define ARM_OPERAND_4                   0xFF000000
 49
 50
 51#define ARM_MEMORY_REGISTER_BASE     0x0001
 52#define ARM_MEMORY_IMMEDIATE_OFFSET  0x0002
 53#define ARM_MEMORY_REGISTER_OFFSET   0x0004
 54#define ARM_MEMORY_SHIFTED_OFFSET    0x0008
 55#define ARM_MEMORY_PRE_INCREMENT     0x0010
 56#define ARM_MEMORY_POST_INCREMENT    0x0020
 57#define ARM_MEMORY_OFFSET_SUBTRACT   0x0040
 58#define ARM_MEMORY_WRITEBACK         0x0080
 59#define ARM_MEMORY_DECREMENT_AFTER   0x0000
 60#define ARM_MEMORY_INCREMENT_AFTER   0x0100
 61#define ARM_MEMORY_DECREMENT_BEFORE  0x0200
 62#define ARM_MEMORY_INCREMENT_BEFORE  0x0300
 63#define ARM_MEMORY_SPSR_SWAP         0x0400
 64
 65#define ARM_PSR_C 1
 66#define ARM_PSR_X 2
 67#define ARM_PSR_S 4
 68#define ARM_PSR_F 8
 69#define ARM_PSR_MASK 0xF
 70
 71#define MEMORY_FORMAT_TO_DIRECTION(F) (((F) >> 8) & 0x3)
 72
 73enum ARMCondition {
 74	ARM_CONDITION_EQ = 0x0,
 75	ARM_CONDITION_NE = 0x1,
 76	ARM_CONDITION_CS = 0x2,
 77	ARM_CONDITION_CC = 0x3,
 78	ARM_CONDITION_MI = 0x4,
 79	ARM_CONDITION_PL = 0x5,
 80	ARM_CONDITION_VS = 0x6,
 81	ARM_CONDITION_VC = 0x7,
 82	ARM_CONDITION_HI = 0x8,
 83	ARM_CONDITION_LS = 0x9,
 84	ARM_CONDITION_GE = 0xA,
 85	ARM_CONDITION_LT = 0xB,
 86	ARM_CONDITION_GT = 0xC,
 87	ARM_CONDITION_LE = 0xD,
 88	ARM_CONDITION_AL = 0xE,
 89	ARM_CONDITION_NV = 0xF
 90};
 91
 92enum ARMShifterOperation {
 93	ARM_SHIFT_NONE = 0,
 94	ARM_SHIFT_LSL,
 95	ARM_SHIFT_LSR,
 96	ARM_SHIFT_ASR,
 97	ARM_SHIFT_ROR,
 98	ARM_SHIFT_RRX
 99};
100
101union ARMOperand {
102	struct {
103		uint8_t reg;
104		uint8_t shifterOp;
105		union {
106			uint8_t shifterReg;
107			uint8_t shifterImm;
108			uint8_t psrBits;
109		};
110	};
111	int32_t immediate;
112};
113
114enum ARMMemoryAccessType {
115	ARM_ACCESS_WORD = 4,
116	ARM_ACCESS_HALFWORD = 2,
117	ARM_ACCESS_SIGNED_HALFWORD = 10,
118	ARM_ACCESS_BYTE = 1,
119	ARM_ACCESS_SIGNED_BYTE = 9,
120	ARM_ACCESS_TRANSLATED_WORD = 20,
121	ARM_ACCESS_TRANSLATED_BYTE = 17
122};
123
124enum ARMBranchType {
125	ARM_BRANCH_NONE = 0,
126	ARM_BRANCH = 1,
127	ARM_BRANCH_INDIRECT = 2,
128	ARM_BRANCH_LINKED = 4
129};
130
131struct ARMMemoryAccess {
132	uint8_t baseReg;
133	uint8_t width;
134	uint16_t format;
135	union ARMOperand offset;
136};
137
138enum ARMMnemonic {
139	ARM_MN_ILL = 0,
140	ARM_MN_ADC,
141	ARM_MN_ADD,
142	ARM_MN_AND,
143	ARM_MN_ASR,
144	ARM_MN_B,
145	ARM_MN_BIC,
146	ARM_MN_BKPT,
147	ARM_MN_BL,
148	ARM_MN_BX,
149	ARM_MN_CMN,
150	ARM_MN_CMP,
151	ARM_MN_EOR,
152	ARM_MN_LDM,
153	ARM_MN_LDR,
154	ARM_MN_LSL,
155	ARM_MN_LSR,
156	ARM_MN_MLA,
157	ARM_MN_MOV,
158	ARM_MN_MRS,
159	ARM_MN_MSR,
160	ARM_MN_MUL,
161	ARM_MN_MVN,
162	ARM_MN_NEG,
163	ARM_MN_ORR,
164	ARM_MN_ROR,
165	ARM_MN_RSB,
166	ARM_MN_RSC,
167	ARM_MN_SBC,
168	ARM_MN_SMLAL,
169	ARM_MN_SMULL,
170	ARM_MN_STM,
171	ARM_MN_STR,
172	ARM_MN_SUB,
173	ARM_MN_SWI,
174	ARM_MN_SWP,
175	ARM_MN_TEQ,
176	ARM_MN_TST,
177	ARM_MN_UMLAL,
178	ARM_MN_UMULL,
179
180	ARM_MN_MAX
181};
182
183enum {
184	ARM_CPSR = 16,
185	ARM_SPSR = 17
186};
187
188struct ARMInstructionInfo {
189	uint32_t opcode;
190	union ARMOperand op1;
191	union ARMOperand op2;
192	union ARMOperand op3;
193	union ARMOperand op4;
194	struct ARMMemoryAccess memory;
195	int operandFormat;
196	unsigned execMode : 1;
197	bool traps : 1;
198	bool affectsCPSR : 1;
199	unsigned branchType : 3;
200	unsigned condition : 4;
201	unsigned mnemonic : 6;
202	unsigned iCycles : 3;
203	unsigned cCycles : 4;
204	unsigned sInstructionCycles : 4;
205	unsigned nInstructionCycles : 4;
206	unsigned sDataCycles : 10;
207	unsigned nDataCycles : 10;
208};
209
210void ARMDecodeARM(uint32_t opcode, struct ARMInstructionInfo* info);
211void ARMDecodeThumb(uint16_t opcode, struct ARMInstructionInfo* info);
212bool ARMDecodeThumbCombine(struct ARMInstructionInfo* info1, struct ARMInstructionInfo* info2,
213                           struct ARMInstructionInfo* out);
214int ARMDisassemble(struct ARMInstructionInfo* info, uint32_t pc, char* buffer, int blen);
215
216#endif